{"title":"二进制除法算法及VHDL实现","authors":"F. Adamec, T. Fryza","doi":"10.1109/RADIOELEK.2009.5158757","DOIUrl":null,"url":null,"abstract":"This article describes a basic algorithm for a division operation. Its performance and consideration of the implementation in VHDL are discussed. There are described three possible implementations, the maximum performance in FPGAs, e.g. propagation delays and number of necessary steps to enumerate the correct result. In the conclusion the performance and necessary number of steps are compared.","PeriodicalId":285174,"journal":{"name":"2009 19th International Conference Radioelektronika","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Binary division algorithm and implementation in VHDL\",\"authors\":\"F. Adamec, T. Fryza\",\"doi\":\"10.1109/RADIOELEK.2009.5158757\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article describes a basic algorithm for a division operation. Its performance and consideration of the implementation in VHDL are discussed. There are described three possible implementations, the maximum performance in FPGAs, e.g. propagation delays and number of necessary steps to enumerate the correct result. In the conclusion the performance and necessary number of steps are compared.\",\"PeriodicalId\":285174,\"journal\":{\"name\":\"2009 19th International Conference Radioelektronika\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-04-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 19th International Conference Radioelektronika\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RADIOELEK.2009.5158757\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 19th International Conference Radioelektronika","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADIOELEK.2009.5158757","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Binary division algorithm and implementation in VHDL
This article describes a basic algorithm for a division operation. Its performance and consideration of the implementation in VHDL are discussed. There are described three possible implementations, the maximum performance in FPGAs, e.g. propagation delays and number of necessary steps to enumerate the correct result. In the conclusion the performance and necessary number of steps are compared.