多源数字家庭环境下可扩展视频编码器的硬件设计

Zong-Hong Li, Hsueh-Yi Lin, T. Tsai
{"title":"多源数字家庭环境下可扩展视频编码器的硬件设计","authors":"Zong-Hong Li, Hsueh-Yi Lin, T. Tsai","doi":"10.1109/ISPACS.2012.6473572","DOIUrl":null,"url":null,"abstract":"In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.","PeriodicalId":158744,"journal":{"name":"2012 International Symposium on Intelligent Signal Processing and Communications Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Hardware design of the scalable video encoder for the multi-source digital home environment\",\"authors\":\"Zong-Hong Li, Hsueh-Yi Lin, T. Tsai\",\"doi\":\"10.1109/ISPACS.2012.6473572\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.\",\"PeriodicalId\":158744,\"journal\":{\"name\":\"2012 International Symposium on Intelligent Signal Processing and Communications Systems\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Symposium on Intelligent Signal Processing and Communications Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPACS.2012.6473572\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Symposium on Intelligent Signal Processing and Communications Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2012.6473572","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文针对多源数字家庭环境的要求,提出了可扩展视频压缩编码器的硬件实现。提出的二维DWT架构由两个一维DWT和内部缓冲区组成。此外,实现了并行扫描方法,以减少内部缓冲区的大小,而不是传统的基于线的扫描方法。另一方面,还提出了一种流水线MQ编码器架构来提高吞吐量。综合后,采用0.18 μm CMOS工艺,硬件实现的吞吐量为93.3M个样品/秒。时钟源为100mhz时,功耗为48.22 mW。吞吐量满足数字家庭环境对720p/ 30fps视频序列实时处理的要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hardware design of the scalable video encoder for the multi-source digital home environment
In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信