{"title":"多源数字家庭环境下可扩展视频编码器的硬件设计","authors":"Zong-Hong Li, Hsueh-Yi Lin, T. Tsai","doi":"10.1109/ISPACS.2012.6473572","DOIUrl":null,"url":null,"abstract":"In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.","PeriodicalId":158744,"journal":{"name":"2012 International Symposium on Intelligent Signal Processing and Communications Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Hardware design of the scalable video encoder for the multi-source digital home environment\",\"authors\":\"Zong-Hong Li, Hsueh-Yi Lin, T. Tsai\",\"doi\":\"10.1109/ISPACS.2012.6473572\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.\",\"PeriodicalId\":158744,\"journal\":{\"name\":\"2012 International Symposium on Intelligent Signal Processing and Communications Systems\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Symposium on Intelligent Signal Processing and Communications Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPACS.2012.6473572\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Symposium on Intelligent Signal Processing and Communications Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2012.6473572","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Hardware design of the scalable video encoder for the multi-source digital home environment
In this paper, hardware realization of the scalable video compressor encoder is proposed to achieve the requirement of the multi-source digital home environment. The Proposed 2-D DWT architecture is composed of two 1-D DWT and internal buffer. Moreover, the parallel scanning method is realized to reduce the internal buffer size instead of the conventional line-based scanning method. On the other hand, a pipelined MQ encoder architecture is also proposed to increase the throughput. After the synthesis, the throughput of proposed hardware realization is 93.3M samples/sec by adopting 0.18 μm CMOS technology. The power dissipation is 48.22 mW under 100 MHz clock source. The throughput meets the requirement of real-time processing of a 720p/30 fps video sequence, demanded by the digital home environment.