用于硅光电倍增管读出的专用模拟数字转换器

W. Shen, K. Briggl, Huangshan Chen, H. Schultz-Coulon
{"title":"用于硅光电倍增管读出的专用模拟数字转换器","authors":"W. Shen, K. Briggl, Huangshan Chen, H. Schultz-Coulon","doi":"10.1109/NSSMIC.2014.7431044","DOIUrl":null,"url":null,"abstract":"The analog digital converter (ADC) designed in UMC 0.18 μm CMOS technology is dedicated to the SiPM analog readout frontend “KLauS” developed before for the international linear collider (ILC) scintillator-based analog hadron calorimeter (AHCal). In order to make the carlorimeter as compact as possible, an extremly low power consumption is required by the AHCal such that active cooling can be avoided in the system. The upper limit of the power consumption is set to only 25 μW per channel with a 1% occupancy in the power pulsing mode. An 10-bit successive approximation register (SAR) structure is chosen for this application. The SAR structure with a capacitive digital-analog-converter (DAC) array promises a rather low power consumption. Moreover, a 10-bit resolution can be achieved without any digital calibration method and is sufficient for the minimum ionizing particle (MIP) response in the AHCal as well. For the special calibration mode of the AHCal operation, where SiPM single photon spectra are required for the pixel gain calculation, another pipelined stage can be attached to the SAR ADC such that a 12-bit resolution can be achieved. In addition to these, a peak-sensing track and hold unit is also implemented in front of the SAR ADC, the error for the self-held voltage is simulated to be less than 0.5 LSB in the 10-bit SAR ADC for an input voltage amplitude from 10 mV to 1 V. By using the peak-sensing method, the sampling frequency of the ADC is also reduced down to 2 MHz, which is still larger than the expected maximum event rate in the AHCal. The simulated DNL is less than 0.5 LSB in the worst case for the 10-bit SAR module and less than 0.3 LSB after calibration for the pipelined 12-bit module. The total power consumption of the nominal MIP operation mode is less than 600μW for an event rate of 2 MHz without any power pulsing techniques. The design details and the simulation results are presented.","PeriodicalId":144711,"journal":{"name":"2014 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A dedicated analog digital converter for silicon photomultiplier readout\",\"authors\":\"W. Shen, K. Briggl, Huangshan Chen, H. Schultz-Coulon\",\"doi\":\"10.1109/NSSMIC.2014.7431044\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The analog digital converter (ADC) designed in UMC 0.18 μm CMOS technology is dedicated to the SiPM analog readout frontend “KLauS” developed before for the international linear collider (ILC) scintillator-based analog hadron calorimeter (AHCal). In order to make the carlorimeter as compact as possible, an extremly low power consumption is required by the AHCal such that active cooling can be avoided in the system. The upper limit of the power consumption is set to only 25 μW per channel with a 1% occupancy in the power pulsing mode. An 10-bit successive approximation register (SAR) structure is chosen for this application. The SAR structure with a capacitive digital-analog-converter (DAC) array promises a rather low power consumption. Moreover, a 10-bit resolution can be achieved without any digital calibration method and is sufficient for the minimum ionizing particle (MIP) response in the AHCal as well. For the special calibration mode of the AHCal operation, where SiPM single photon spectra are required for the pixel gain calculation, another pipelined stage can be attached to the SAR ADC such that a 12-bit resolution can be achieved. In addition to these, a peak-sensing track and hold unit is also implemented in front of the SAR ADC, the error for the self-held voltage is simulated to be less than 0.5 LSB in the 10-bit SAR ADC for an input voltage amplitude from 10 mV to 1 V. By using the peak-sensing method, the sampling frequency of the ADC is also reduced down to 2 MHz, which is still larger than the expected maximum event rate in the AHCal. The simulated DNL is less than 0.5 LSB in the worst case for the 10-bit SAR module and less than 0.3 LSB after calibration for the pipelined 12-bit module. The total power consumption of the nominal MIP operation mode is less than 600μW for an event rate of 2 MHz without any power pulsing techniques. The design details and the simulation results are presented.\",\"PeriodicalId\":144711,\"journal\":{\"name\":\"2014 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NSSMIC.2014.7431044\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NSSMIC.2014.7431044","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

采用UMC 0.18 μm CMOS技术设计的模拟数字转换器(ADC)专用于之前为国际线性对撞机(ILC)闪烁体模拟强子量热计(AHCal)开发的SiPM模拟读出前端“KLauS”。为了使热量计尽可能紧凑,AHCal需要极低的功耗,从而可以避免系统中的主动冷却。功率脉冲模式下,功耗上限设置为每通道25 μW,占用率为1%。为此应用程序选择了一个10位连续逼近寄存器(SAR)结构。采用电容式数模转换器(DAC)阵列的SAR结构具有较低的功耗。此外,无需任何数字校准方法即可实现10位分辨率,并且足以满足AHCal中的最小电离粒子(MIP)响应。对于AHCal操作的特殊校准模式,需要SiPM单光子光谱来计算像素增益,可以在SAR ADC上附加另一个流水线级,这样可以实现12位分辨率。此外,在SAR ADC前面还实现了一个峰值传感跟踪和保持单元,在输入电压幅值为10 mV至1 V的10位SAR ADC中,自保持电压的误差被模拟为小于0.5 LSB。通过使用峰值感应方法,ADC的采样频率也降低到2 MHz,这仍然大于AHCal中期望的最大事件速率。在最坏情况下,10位SAR模块的模拟DNL小于0.5 LSB,在校准后,流水线12位模块的模拟DNL小于0.3 LSB。在不使用任何功率脉冲技术的情况下,事件速率为2mhz,标称MIP工作模式的总功耗小于600μW。给出了设计细节和仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A dedicated analog digital converter for silicon photomultiplier readout
The analog digital converter (ADC) designed in UMC 0.18 μm CMOS technology is dedicated to the SiPM analog readout frontend “KLauS” developed before for the international linear collider (ILC) scintillator-based analog hadron calorimeter (AHCal). In order to make the carlorimeter as compact as possible, an extremly low power consumption is required by the AHCal such that active cooling can be avoided in the system. The upper limit of the power consumption is set to only 25 μW per channel with a 1% occupancy in the power pulsing mode. An 10-bit successive approximation register (SAR) structure is chosen for this application. The SAR structure with a capacitive digital-analog-converter (DAC) array promises a rather low power consumption. Moreover, a 10-bit resolution can be achieved without any digital calibration method and is sufficient for the minimum ionizing particle (MIP) response in the AHCal as well. For the special calibration mode of the AHCal operation, where SiPM single photon spectra are required for the pixel gain calculation, another pipelined stage can be attached to the SAR ADC such that a 12-bit resolution can be achieved. In addition to these, a peak-sensing track and hold unit is also implemented in front of the SAR ADC, the error for the self-held voltage is simulated to be less than 0.5 LSB in the 10-bit SAR ADC for an input voltage amplitude from 10 mV to 1 V. By using the peak-sensing method, the sampling frequency of the ADC is also reduced down to 2 MHz, which is still larger than the expected maximum event rate in the AHCal. The simulated DNL is less than 0.5 LSB in the worst case for the 10-bit SAR module and less than 0.3 LSB after calibration for the pipelined 12-bit module. The total power consumption of the nominal MIP operation mode is less than 600μW for an event rate of 2 MHz without any power pulsing techniques. The design details and the simulation results are presented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信