从模拟器件的晶圆测试数据预测模级工艺变化:可行性研究

S. Devarakond, J. McCoy, A. Nahar, J. Carulli, S. Bhattacharya, A. Chatterjee
{"title":"从模拟器件的晶圆测试数据预测模级工艺变化:可行性研究","authors":"S. Devarakond, J. McCoy, A. Nahar, J. Carulli, S. Bhattacharya, A. Chatterjee","doi":"10.1109/LATW.2013.6562658","DOIUrl":null,"url":null,"abstract":"A methodology to predict the process e-test parameters corresponding to each die (even in regions of the die where e-test structures are not available) from die test measurements for analog/RF systems is developed. The methodology provides diagnosis of process variations with higher spatial resolution in volume manufacturing over other techniques due to the availability of manufacturing test data at every die site on the wafer as opposed to measurements of e-test parameters at only specific wafer locations. Manufacturing test data for each die is mapped to spatially interpolated e-test data using regression analysis tools. The resulting mapping function can be used to predict the implicit e-test parameter values for each die from its manufacturing test measurements. In addition, the proposed methodology provides guidance regarding which e-test parameters need to be controlled more accurately in comparison to other parameters for high device yield (i.e. the critical e-test parameters). Data collected from 4 different lots and 108 wafers for an analog device currently in production was used to demonstrate the proposed concept and feasibility of the proposed methodology for identifying the critical e-test parameters is presented.","PeriodicalId":186736,"journal":{"name":"2013 14th Latin American Test Workshop - LATW","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-04-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Predicting die-level process variations from wafer test data for analog devices: A feasibility study\",\"authors\":\"S. Devarakond, J. McCoy, A. Nahar, J. Carulli, S. Bhattacharya, A. Chatterjee\",\"doi\":\"10.1109/LATW.2013.6562658\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A methodology to predict the process e-test parameters corresponding to each die (even in regions of the die where e-test structures are not available) from die test measurements for analog/RF systems is developed. The methodology provides diagnosis of process variations with higher spatial resolution in volume manufacturing over other techniques due to the availability of manufacturing test data at every die site on the wafer as opposed to measurements of e-test parameters at only specific wafer locations. Manufacturing test data for each die is mapped to spatially interpolated e-test data using regression analysis tools. The resulting mapping function can be used to predict the implicit e-test parameter values for each die from its manufacturing test measurements. In addition, the proposed methodology provides guidance regarding which e-test parameters need to be controlled more accurately in comparison to other parameters for high device yield (i.e. the critical e-test parameters). Data collected from 4 different lots and 108 wafers for an analog device currently in production was used to demonstrate the proposed concept and feasibility of the proposed methodology for identifying the critical e-test parameters is presented.\",\"PeriodicalId\":186736,\"journal\":{\"name\":\"2013 14th Latin American Test Workshop - LATW\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-04-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 14th Latin American Test Workshop - LATW\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2013.6562658\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 14th Latin American Test Workshop - LATW","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2013.6562658","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

开发了一种方法,可以从模拟/RF系统的模具测试测量中预测对应于每个模具的过程e-测试参数(即使在模具的e-测试结构不可用的区域)。由于在晶圆上的每个模具位置都可以获得制造测试数据,而不是仅在特定晶圆位置测量电子测试参数,因此该方法提供了在批量制造中具有更高空间分辨率的工艺变化诊断。使用回归分析工具将每个模具的制造测试数据映射到空间内插的e-test数据。由此产生的映射函数可用于从其制造测试测量中预测每个模具的隐式e-test参数值。此外,拟议的方法提供了与其他参数(即关键电子测试参数)相比,需要更准确地控制哪些电子测试参数以获得高器件良率的指导。从目前正在生产的模拟器件的4个不同批次和108个晶圆中收集的数据用于演示所提出的概念和所提出的方法的可行性,以确定关键的电子测试参数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Predicting die-level process variations from wafer test data for analog devices: A feasibility study
A methodology to predict the process e-test parameters corresponding to each die (even in regions of the die where e-test structures are not available) from die test measurements for analog/RF systems is developed. The methodology provides diagnosis of process variations with higher spatial resolution in volume manufacturing over other techniques due to the availability of manufacturing test data at every die site on the wafer as opposed to measurements of e-test parameters at only specific wafer locations. Manufacturing test data for each die is mapped to spatially interpolated e-test data using regression analysis tools. The resulting mapping function can be used to predict the implicit e-test parameter values for each die from its manufacturing test measurements. In addition, the proposed methodology provides guidance regarding which e-test parameters need to be controlled more accurately in comparison to other parameters for high device yield (i.e. the critical e-test parameters). Data collected from 4 different lots and 108 wafers for an analog device currently in production was used to demonstrate the proposed concept and feasibility of the proposed methodology for identifying the critical e-test parameters is presented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信