降低RSFQ逻辑门的噪声,以提高操作速度和扩大余量

Y. Kita, Hiromi Matsuoka, S. Miyajima, Masamitsu Tanaka, A. Fujimaki
{"title":"降低RSFQ逻辑门的噪声,以提高操作速度和扩大余量","authors":"Y. Kita, Hiromi Matsuoka, S. Miyajima, Masamitsu Tanaka, A. Fujimaki","doi":"10.1109/ISEC.2013.6604273","DOIUrl":null,"url":null,"abstract":"We present a new design technique of rapid single-flux-quantum (RSFQ) logic gates for low-noise, high-speed operation. In this study, we propose the use of a damping resistor shared with a junction pair composing a comparator, in addition to their individual shunt resistors increased from the standard values. We analyzed timing characteristics and bit error rates (BERs) of several RSFQ flip-flops composed of the proposed comparators using numerical simulation. The proposed comparator showed reduced timing jitter by ~5% in association with small delay time, sharpened BER curves, and improvement in operating margins by 2-3% compared to the standard design. We fabricated 2-bit shift registers using the noise reduction technique. We obtained sharp BER curves from the measurement. The proposed method indicated that it gave wide margins.","PeriodicalId":233581,"journal":{"name":"2013 IEEE 14th International Superconductive Electronics Conference (ISEC)","volume":"16 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Noise reduction in RSFQ logic gates for increasing operating speed and widening margins\",\"authors\":\"Y. Kita, Hiromi Matsuoka, S. Miyajima, Masamitsu Tanaka, A. Fujimaki\",\"doi\":\"10.1109/ISEC.2013.6604273\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present a new design technique of rapid single-flux-quantum (RSFQ) logic gates for low-noise, high-speed operation. In this study, we propose the use of a damping resistor shared with a junction pair composing a comparator, in addition to their individual shunt resistors increased from the standard values. We analyzed timing characteristics and bit error rates (BERs) of several RSFQ flip-flops composed of the proposed comparators using numerical simulation. The proposed comparator showed reduced timing jitter by ~5% in association with small delay time, sharpened BER curves, and improvement in operating margins by 2-3% compared to the standard design. We fabricated 2-bit shift registers using the noise reduction technique. We obtained sharp BER curves from the measurement. The proposed method indicated that it gave wide margins.\",\"PeriodicalId\":233581,\"journal\":{\"name\":\"2013 IEEE 14th International Superconductive Electronics Conference (ISEC)\",\"volume\":\"16 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-07-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 14th International Superconductive Electronics Conference (ISEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISEC.2013.6604273\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 14th International Superconductive Electronics Conference (ISEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEC.2013.6604273","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种低噪声、高速工作的快速单通量量子(RSFQ)逻辑门设计新技术。在这项研究中,我们建议使用一个阻尼电阻与组成比较器的结对共享,除了它们各自的分流电阻从标准值增加。我们用数值模拟的方法分析了几种由所提出的比较器组成的RSFQ触发器的时序特性和误码率。与标准设计相比,所提出的比较器显示与小延迟时间相关的定时抖动减少了约5%,BER曲线锐化,操作边际提高了2-3%。我们使用降噪技术制作了2位移位寄存器。我们从测量中得到了清晰的误码率曲线。所提出的方法表明它有很大的余量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Noise reduction in RSFQ logic gates for increasing operating speed and widening margins
We present a new design technique of rapid single-flux-quantum (RSFQ) logic gates for low-noise, high-speed operation. In this study, we propose the use of a damping resistor shared with a junction pair composing a comparator, in addition to their individual shunt resistors increased from the standard values. We analyzed timing characteristics and bit error rates (BERs) of several RSFQ flip-flops composed of the proposed comparators using numerical simulation. The proposed comparator showed reduced timing jitter by ~5% in association with small delay time, sharpened BER curves, and improvement in operating margins by 2-3% compared to the standard design. We fabricated 2-bit shift registers using the noise reduction technique. We obtained sharp BER curves from the measurement. The proposed method indicated that it gave wide margins.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信