D. Del Corso, F. Gregoretti, L. Reyneri, A. Allasia
{"title":"基于硅神经芯片的模式识别演示器","authors":"D. Del Corso, F. Gregoretti, L. Reyneri, A. Allasia","doi":"10.1109/ESSCIRC.1992.5468242","DOIUrl":null,"url":null,"abstract":"This paper describes a self-standing hardware pattern recognition system based on neural algorithms. The system uses a dedicated VLSI neural chip which implements a vector-matrix multiplier built of an array of 16 × 8 multiplying D/A converters with an 8-bit digital storage cell each. The conversion principle is based on an aperiodic clock which rotates data through a weighting shift register. A prototype chip has been fabricated, tested and assembled together with an array of photodetectors for simple image recognition purposes. The system has been conceived as a stand-alone demonstrator of pattern recognition capabilites of Artificial Neural Networks.","PeriodicalId":242379,"journal":{"name":"ESSCIRC '92: Eighteenth European Solid-State Circuits conference","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Pattern Recognition Demonstrator based on a Silicon Neural Chip\",\"authors\":\"D. Del Corso, F. Gregoretti, L. Reyneri, A. Allasia\",\"doi\":\"10.1109/ESSCIRC.1992.5468242\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a self-standing hardware pattern recognition system based on neural algorithms. The system uses a dedicated VLSI neural chip which implements a vector-matrix multiplier built of an array of 16 × 8 multiplying D/A converters with an 8-bit digital storage cell each. The conversion principle is based on an aperiodic clock which rotates data through a weighting shift register. A prototype chip has been fabricated, tested and assembled together with an array of photodetectors for simple image recognition purposes. The system has been conceived as a stand-alone demonstrator of pattern recognition capabilites of Artificial Neural Networks.\",\"PeriodicalId\":242379,\"journal\":{\"name\":\"ESSCIRC '92: Eighteenth European Solid-State Circuits conference\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1992-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC '92: Eighteenth European Solid-State Circuits conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.1992.5468242\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC '92: Eighteenth European Solid-State Circuits conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.1992.5468242","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Pattern Recognition Demonstrator based on a Silicon Neural Chip
This paper describes a self-standing hardware pattern recognition system based on neural algorithms. The system uses a dedicated VLSI neural chip which implements a vector-matrix multiplier built of an array of 16 × 8 multiplying D/A converters with an 8-bit digital storage cell each. The conversion principle is based on an aperiodic clock which rotates data through a weighting shift register. A prototype chip has been fabricated, tested and assembled together with an array of photodetectors for simple image recognition purposes. The system has been conceived as a stand-alone demonstrator of pattern recognition capabilites of Artificial Neural Networks.