自由空间光学高速并行多芯片互连

Xuezhe Zheng, P. Marchand, D. Huang, S. Esener
{"title":"自由空间光学高速并行多芯片互连","authors":"Xuezhe Zheng, P. Marchand, D. Huang, S. Esener","doi":"10.1109/PI.1999.806390","DOIUrl":null,"url":null,"abstract":"In this paper, a high-speed parallel data communication scheme is proposed for multi-chip interconnections. We present the proof of concept and feasibility demonstration of a practical module packaging approach where free-space optical interconnects can be seamlessly integrated on electronic Multi-Chip Modules (MCM) for intra MCM interconnects. Our system level packaging architecture is based on a modified folded 4-f imaging system that has been implemented using only off-the-shelf optics, conventional electronic packaging, as well as passive alignment and assembly techniques to yield a potentially low cost manufacturable packaging solution. The prototype system, as built, supports 48 independent FSOI channels using eight separate laser and detector chips, where each chip consists of a 1D array of 12 devices. All chips are assembled on a single ceramic substrate together with three silicon chips. Parallel opto-electronic free space interconnections have been demonstrated with link speeds of up to 200 MHz per channel. The system is compact at only 10 cubic inches, and scalable as it can easily accommodate additional chips as well as two-dimensional opto-electronic device arrays for increased interconnection density.","PeriodicalId":157032,"journal":{"name":"Proceedings. 6th International Conference on Parallel Interconnects (PI'99) (Formerly Known as MPPOI)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"High speed parallel multi-chip interconnection with free space optics\",\"authors\":\"Xuezhe Zheng, P. Marchand, D. Huang, S. Esener\",\"doi\":\"10.1109/PI.1999.806390\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a high-speed parallel data communication scheme is proposed for multi-chip interconnections. We present the proof of concept and feasibility demonstration of a practical module packaging approach where free-space optical interconnects can be seamlessly integrated on electronic Multi-Chip Modules (MCM) for intra MCM interconnects. Our system level packaging architecture is based on a modified folded 4-f imaging system that has been implemented using only off-the-shelf optics, conventional electronic packaging, as well as passive alignment and assembly techniques to yield a potentially low cost manufacturable packaging solution. The prototype system, as built, supports 48 independent FSOI channels using eight separate laser and detector chips, where each chip consists of a 1D array of 12 devices. All chips are assembled on a single ceramic substrate together with three silicon chips. Parallel opto-electronic free space interconnections have been demonstrated with link speeds of up to 200 MHz per channel. The system is compact at only 10 cubic inches, and scalable as it can easily accommodate additional chips as well as two-dimensional opto-electronic device arrays for increased interconnection density.\",\"PeriodicalId\":157032,\"journal\":{\"name\":\"Proceedings. 6th International Conference on Parallel Interconnects (PI'99) (Formerly Known as MPPOI)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. 6th International Conference on Parallel Interconnects (PI'99) (Formerly Known as MPPOI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PI.1999.806390\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. 6th International Conference on Parallel Interconnects (PI'99) (Formerly Known as MPPOI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PI.1999.806390","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文提出了一种用于多芯片互连的高速并行数据通信方案。我们提出了一种实用的模块封装方法的概念验证和可行性演示,该方法可以将自由空间光互连无缝集成到电子多芯片模块(MCM)上,用于MCM内部互连。我们的系统级封装架构基于改进的折叠4-f成像系统,该系统仅使用现成的光学器件、传统电子封装以及被动对准和组装技术来实现,从而产生潜在的低成本可制造封装解决方案。该原型系统使用8个独立的激光和探测器芯片支持48个独立的FSOI通道,其中每个芯片由12个器件组成的1D阵列。所有的芯片与三个硅芯片一起组装在一个单一的陶瓷衬底上。并行光电自由空间互连已被证明,链路速度高达每通道200兆赫兹。该系统结构紧凑,只有10立方英寸,并且可扩展,因为它可以很容易地容纳额外的芯片以及二维光电器件阵列,以增加互连密度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High speed parallel multi-chip interconnection with free space optics
In this paper, a high-speed parallel data communication scheme is proposed for multi-chip interconnections. We present the proof of concept and feasibility demonstration of a practical module packaging approach where free-space optical interconnects can be seamlessly integrated on electronic Multi-Chip Modules (MCM) for intra MCM interconnects. Our system level packaging architecture is based on a modified folded 4-f imaging system that has been implemented using only off-the-shelf optics, conventional electronic packaging, as well as passive alignment and assembly techniques to yield a potentially low cost manufacturable packaging solution. The prototype system, as built, supports 48 independent FSOI channels using eight separate laser and detector chips, where each chip consists of a 1D array of 12 devices. All chips are assembled on a single ceramic substrate together with three silicon chips. Parallel opto-electronic free space interconnections have been demonstrated with link speeds of up to 200 MHz per channel. The system is compact at only 10 cubic inches, and scalable as it can easily accommodate additional chips as well as two-dimensional opto-electronic device arrays for increased interconnection density.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信