基于0.181μm CMOS技术的MBOK-UWB SoC收发器

Shenmin Zhang, Jianliang Zhang, Mengmeng Liu, Shuo Wang, Liang Heng, R. Zhou
{"title":"基于0.181μm CMOS技术的MBOK-UWB SoC收发器","authors":"Shenmin Zhang, Jianliang Zhang, Mengmeng Liu, Shuo Wang, Liang Heng, R. Zhou","doi":"10.1109/ICASIC.2007.4415759","DOIUrl":null,"url":null,"abstract":"A system-on-a-chip (SoC) pulse-based MBOK-UWB transceiver for high-speed wireless transmission is presented in this paper. The system achieves the data rate of 100 Mbps. The digital baseband implements RAKE receiving architecture, with M-ary bi-orthogonal keying (MB OK) spread spectrum modulation, low-density parity-check (LDPC) error-correct coding and Ethernet interface. The front-end circuits include low-power pulse generator, 3~5GHz wideband low-noise amplifier (LNA) and 1 Gsps 4 bit flash analog-to-digital converter (ADC). These modules of proposed SoC has been designed and fabricated in HJTC 0.18 mum 1P6M CMOS technology. The baseband had been designed and implemented in one Xilinx FPGA.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"An MBOK-UWB SoC transceiver in 0.181μm CMOS technology\",\"authors\":\"Shenmin Zhang, Jianliang Zhang, Mengmeng Liu, Shuo Wang, Liang Heng, R. Zhou\",\"doi\":\"10.1109/ICASIC.2007.4415759\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A system-on-a-chip (SoC) pulse-based MBOK-UWB transceiver for high-speed wireless transmission is presented in this paper. The system achieves the data rate of 100 Mbps. The digital baseband implements RAKE receiving architecture, with M-ary bi-orthogonal keying (MB OK) spread spectrum modulation, low-density parity-check (LDPC) error-correct coding and Ethernet interface. The front-end circuits include low-power pulse generator, 3~5GHz wideband low-noise amplifier (LNA) and 1 Gsps 4 bit flash analog-to-digital converter (ADC). These modules of proposed SoC has been designed and fabricated in HJTC 0.18 mum 1P6M CMOS technology. The baseband had been designed and implemented in one Xilinx FPGA.\",\"PeriodicalId\":120984,\"journal\":{\"name\":\"2007 7th International Conference on ASIC\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 7th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2007.4415759\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415759","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

提出了一种用于高速无线传输的基于脉冲的MBOK-UWB收发器。系统数据速率达到100mbps。数字基带采用RAKE接收架构,采用M-ary双正交键控(MB OK)扩频调制、低密度奇偶校验(LDPC)纠错编码和以太网接口。前端电路包括低功率脉冲发生器、3~5GHz宽带低噪声放大器(LNA)和1gsps 4位闪存模数转换器(ADC)。所提出的SoC的这些模块是在HJTC 0.18 mum 1P6M CMOS技术中设计和制造的。该基带已在一个赛灵思FPGA上设计和实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An MBOK-UWB SoC transceiver in 0.181μm CMOS technology
A system-on-a-chip (SoC) pulse-based MBOK-UWB transceiver for high-speed wireless transmission is presented in this paper. The system achieves the data rate of 100 Mbps. The digital baseband implements RAKE receiving architecture, with M-ary bi-orthogonal keying (MB OK) spread spectrum modulation, low-density parity-check (LDPC) error-correct coding and Ethernet interface. The front-end circuits include low-power pulse generator, 3~5GHz wideband low-noise amplifier (LNA) and 1 Gsps 4 bit flash analog-to-digital converter (ADC). These modules of proposed SoC has been designed and fabricated in HJTC 0.18 mum 1P6M CMOS technology. The baseband had been designed and implemented in one Xilinx FPGA.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信