采用无腐蚀SOG工艺制备介质平面化CMOS电路

H.W.M. Chung, S.K. Gupta, T. Baldwin
{"title":"采用无腐蚀SOG工艺制备介质平面化CMOS电路","authors":"H.W.M. Chung, S.K. Gupta, T. Baldwin","doi":"10.1109/VMIC.1989.77997","DOIUrl":null,"url":null,"abstract":"Planarization of interlevel dielectrics by nonetchback spin-on glass (SOG) techniques requires the use of a dense, inorganic SOG with good dielectric characteristics. The authors have evaluated two recently developed phosphosilicate-type SOG materials, Accuglass P-114 and P-114A, for use in nonetchback processing. Both materials were successfully applied to the fabrication of 1.2- mu m CMOS ASIC circuits. Extensive reliability tests, including thermal stressing of via chains, DHTL, PPOT, and THBS were performed at the wafer level and on packaged parts fabricated with P-114. The very favorable results confirm the viability of the nonetchback process used.<<ETX>>","PeriodicalId":302853,"journal":{"name":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Fabrication of CMOS circuits using non-etchback SOG processing for dielectric planarization\",\"authors\":\"H.W.M. Chung, S.K. Gupta, T. Baldwin\",\"doi\":\"10.1109/VMIC.1989.77997\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Planarization of interlevel dielectrics by nonetchback spin-on glass (SOG) techniques requires the use of a dense, inorganic SOG with good dielectric characteristics. The authors have evaluated two recently developed phosphosilicate-type SOG materials, Accuglass P-114 and P-114A, for use in nonetchback processing. Both materials were successfully applied to the fabrication of 1.2- mu m CMOS ASIC circuits. Extensive reliability tests, including thermal stressing of via chains, DHTL, PPOT, and THBS were performed at the wafer level and on packaged parts fabricated with P-114. The very favorable results confirm the viability of the nonetchback process used.<<ETX>>\",\"PeriodicalId\":302853,\"journal\":{\"name\":\"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-06-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VMIC.1989.77997\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VMIC.1989.77997","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

通过非反蚀自旋玻璃(SOG)技术使介电层间介质平面化需要使用具有良好介电特性的致密无机SOG。作者评估了最近开发的两种磷酸硅酸盐型SOG材料,Accuglass P-114和P-114A,用于无腐蚀加工。这两种材料都成功地应用于1.2 μ m CMOS ASIC电路的制作。广泛的可靠性测试,包括通过链的热应力、DHTL、PPOT和THBS,在晶圆级和用P-114制造的封装部件上进行。非常好的结果证实了所采用的无回蚀工艺的可行性
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Fabrication of CMOS circuits using non-etchback SOG processing for dielectric planarization
Planarization of interlevel dielectrics by nonetchback spin-on glass (SOG) techniques requires the use of a dense, inorganic SOG with good dielectric characteristics. The authors have evaluated two recently developed phosphosilicate-type SOG materials, Accuglass P-114 and P-114A, for use in nonetchback processing. Both materials were successfully applied to the fabrication of 1.2- mu m CMOS ASIC circuits. Extensive reliability tests, including thermal stressing of via chains, DHTL, PPOT, and THBS were performed at the wafer level and on packaged parts fabricated with P-114. The very favorable results confirm the viability of the nonetchback process used.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信