Ankush Kumar, A. Pandey, P. Sahu, L. Chandra, R. Dwivedi, V. Mishra
{"title":"采用45nm技术的DRAM感测放大器的设计","authors":"Ankush Kumar, A. Pandey, P. Sahu, L. Chandra, R. Dwivedi, V. Mishra","doi":"10.1109/ISDCS.2018.8379656","DOIUrl":null,"url":null,"abstract":"In very large scale integration (VLSI) circuits, power consumption plays a crucial role to design memory elements and digital systems. This work proposed the power savings in DRAM sense amplifier can be done by using FSPA-VLSA (Foot Switch PMOS Access Voltage Latch Type Sense Amplifier). Applying this technique in open bit architecture of DRAM Cell during read operation, a reduction in overall power consumption has been obtained approximately 81%. The proposed circuit also has advantages in low power VLSI/ULSI design. The circuit has been designed and implemented in Cadence virtuoso tools at 45nm Technology.","PeriodicalId":374239,"journal":{"name":"2018 International Symposium on Devices, Circuits and Systems (ISDCS)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of DRAM sense amplifier using 45nm technology\",\"authors\":\"Ankush Kumar, A. Pandey, P. Sahu, L. Chandra, R. Dwivedi, V. Mishra\",\"doi\":\"10.1109/ISDCS.2018.8379656\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In very large scale integration (VLSI) circuits, power consumption plays a crucial role to design memory elements and digital systems. This work proposed the power savings in DRAM sense amplifier can be done by using FSPA-VLSA (Foot Switch PMOS Access Voltage Latch Type Sense Amplifier). Applying this technique in open bit architecture of DRAM Cell during read operation, a reduction in overall power consumption has been obtained approximately 81%. The proposed circuit also has advantages in low power VLSI/ULSI design. The circuit has been designed and implemented in Cadence virtuoso tools at 45nm Technology.\",\"PeriodicalId\":374239,\"journal\":{\"name\":\"2018 International Symposium on Devices, Circuits and Systems (ISDCS)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Symposium on Devices, Circuits and Systems (ISDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISDCS.2018.8379656\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Symposium on Devices, Circuits and Systems (ISDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISDCS.2018.8379656","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of DRAM sense amplifier using 45nm technology
In very large scale integration (VLSI) circuits, power consumption plays a crucial role to design memory elements and digital systems. This work proposed the power savings in DRAM sense amplifier can be done by using FSPA-VLSA (Foot Switch PMOS Access Voltage Latch Type Sense Amplifier). Applying this technique in open bit architecture of DRAM Cell during read operation, a reduction in overall power consumption has been obtained approximately 81%. The proposed circuit also has advantages in low power VLSI/ULSI design. The circuit has been designed and implemented in Cadence virtuoso tools at 45nm Technology.