P. Durante, L. Cardoso, J. Barbosa, F. Alessio, G. Vouters
{"title":"用于LHCb Run3升级的FPGA固件和软件持续集成的自动化管道","authors":"P. Durante, L. Cardoso, J. Barbosa, F. Alessio, G. Vouters","doi":"10.22323/1.343.0069","DOIUrl":null,"url":null,"abstract":"The readout system for the upcoming Run3 upgrade of the LHCb experiment at CERN is basedaround a common readout board called PCIe40. By reconfiguring the onboard FPGA with dedicated firmware, this common board can be used to serve very different roles within the upgradedLHCb experiment. A continuous integration pipeline was implemented in order to automaticallycross-validate the tight interaction between the different FPGA firmwares and the associated DAQand control software, all being actively developed in parallel. We present challenges and solutionsfor applying this kind of practices, traditionally limited mainly to the field of software engineering,also to hardware-in-the-loop validation of FPGA firmware and SCADA-based control systems.","PeriodicalId":400748,"journal":{"name":"Proceedings of Topical Workshop on Electronics for Particle Physics — PoS(TWEPP2018)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An automated pipeline for continuous integration of FPGA firmware and software for the LHCb Run3 upgrade\",\"authors\":\"P. Durante, L. Cardoso, J. Barbosa, F. Alessio, G. Vouters\",\"doi\":\"10.22323/1.343.0069\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The readout system for the upcoming Run3 upgrade of the LHCb experiment at CERN is basedaround a common readout board called PCIe40. By reconfiguring the onboard FPGA with dedicated firmware, this common board can be used to serve very different roles within the upgradedLHCb experiment. A continuous integration pipeline was implemented in order to automaticallycross-validate the tight interaction between the different FPGA firmwares and the associated DAQand control software, all being actively developed in parallel. We present challenges and solutionsfor applying this kind of practices, traditionally limited mainly to the field of software engineering,also to hardware-in-the-loop validation of FPGA firmware and SCADA-based control systems.\",\"PeriodicalId\":400748,\"journal\":{\"name\":\"Proceedings of Topical Workshop on Electronics for Particle Physics — PoS(TWEPP2018)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-06-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Topical Workshop on Electronics for Particle Physics — PoS(TWEPP2018)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.22323/1.343.0069\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Topical Workshop on Electronics for Particle Physics — PoS(TWEPP2018)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.22323/1.343.0069","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An automated pipeline for continuous integration of FPGA firmware and software for the LHCb Run3 upgrade
The readout system for the upcoming Run3 upgrade of the LHCb experiment at CERN is basedaround a common readout board called PCIe40. By reconfiguring the onboard FPGA with dedicated firmware, this common board can be used to serve very different roles within the upgradedLHCb experiment. A continuous integration pipeline was implemented in order to automaticallycross-validate the tight interaction between the different FPGA firmwares and the associated DAQand control software, all being actively developed in parallel. We present challenges and solutionsfor applying this kind of practices, traditionally limited mainly to the field of software engineering,also to hardware-in-the-loop validation of FPGA firmware and SCADA-based control systems.