{"title":"一种用于低功耗设计的硬件简化乘法器","authors":"Kwang-Hyun Lee, C. Rim","doi":"10.1109/APASIC.2000.896975","DOIUrl":null,"url":null,"abstract":"In this paper, we proposed a hardware reduced multiplier for DSP applications. In many DSP applications, all multiplier output bits were not used, but only upper bits of output were used. Kidambi [1995] proposed a truncated unsigned multiplier for this idea. In this paper, we adopt this truncation scheme for a Booth multiplier which can be used in real DSP systems more efficiently. Also, our truncated Booth multiplier guaranteed 0 input to 0 output that was not provided in previous papers. Truncated Booth multiplier reduced area by about 37.48% and power consumption by about 44%.","PeriodicalId":313978,"journal":{"name":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A hardware reduced multiplier for low power design\",\"authors\":\"Kwang-Hyun Lee, C. Rim\",\"doi\":\"10.1109/APASIC.2000.896975\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we proposed a hardware reduced multiplier for DSP applications. In many DSP applications, all multiplier output bits were not used, but only upper bits of output were used. Kidambi [1995] proposed a truncated unsigned multiplier for this idea. In this paper, we adopt this truncation scheme for a Booth multiplier which can be used in real DSP systems more efficiently. Also, our truncated Booth multiplier guaranteed 0 input to 0 output that was not provided in previous papers. Truncated Booth multiplier reduced area by about 37.48% and power consumption by about 44%.\",\"PeriodicalId\":313978,\"journal\":{\"name\":\"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-08-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.2000.896975\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.2000.896975","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A hardware reduced multiplier for low power design
In this paper, we proposed a hardware reduced multiplier for DSP applications. In many DSP applications, all multiplier output bits were not used, but only upper bits of output were used. Kidambi [1995] proposed a truncated unsigned multiplier for this idea. In this paper, we adopt this truncation scheme for a Booth multiplier which can be used in real DSP systems more efficiently. Also, our truncated Booth multiplier guaranteed 0 input to 0 output that was not provided in previous papers. Truncated Booth multiplier reduced area by about 37.48% and power consumption by about 44%.