纳米ocmos器件的物理和技术限制到路线图的结束和超越

S. Deleonibus, O. Faynot, B. D. Salvo, T. Ernst, C. L. Royer, T. Poiroux, M. Vinet
{"title":"纳米ocmos器件的物理和技术限制到路线图的结束和超越","authors":"S. Deleonibus, O. Faynot, B. D. Salvo, T. Ernst, C. L. Royer, T. Poiroux, M. Vinet","doi":"10.1051/EPJAP:2006158","DOIUrl":null,"url":null,"abstract":"Since the end of the last millenium, the microelectronics industry has been facing new issues as far as CMOS devices scaling is concerned. Linear scaling will be possible in the future if new materials are introduced in CMOS device structures or if new device architectures are implemented. Innovations in the electronics history have been possible because of the strong association between devices and materials research. The demand for low voltage, low power and high performance are the great challenges for the engineering of sub 50 nm gate length CMOS devices. Functional CMOS devices in the range of 5 nm channel length have been demonstrated. The alternative architectures allowing to increase devices drivability and reduce power consumption are reviewed. The issues in the field of gate stack, channel, substrate, as well as source and drain engineering are addressed. HiK gate dielectric and metal gate are among the most strategic options to consider for power consumption and low supply voltage management. By introducing new materials (Ge, diamond/graphite carbon, HiK, ...), Si based CMOS will be scaled beyond the ITRS as the future System-on-Chip Platform integrating also new disruptive devices. For example, the association of C-diamond with HiK, as a combination for new functionalized Buried Insulators, will bring new ways of improving short channel effects and suppress self-heating. Because of the low parasitics required to obtain high performance circuits, alternative devices will hardly compete against logic CMOS.","PeriodicalId":404862,"journal":{"name":"Electronic Device Architectures for the Nano-CMOS Era","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"24","resultStr":"{\"title\":\"Physical and Technological Limitations of NanoCMOS Devices to the End of the Roadmap and Beyond\",\"authors\":\"S. Deleonibus, O. Faynot, B. D. Salvo, T. Ernst, C. L. Royer, T. Poiroux, M. Vinet\",\"doi\":\"10.1051/EPJAP:2006158\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Since the end of the last millenium, the microelectronics industry has been facing new issues as far as CMOS devices scaling is concerned. Linear scaling will be possible in the future if new materials are introduced in CMOS device structures or if new device architectures are implemented. Innovations in the electronics history have been possible because of the strong association between devices and materials research. The demand for low voltage, low power and high performance are the great challenges for the engineering of sub 50 nm gate length CMOS devices. Functional CMOS devices in the range of 5 nm channel length have been demonstrated. The alternative architectures allowing to increase devices drivability and reduce power consumption are reviewed. The issues in the field of gate stack, channel, substrate, as well as source and drain engineering are addressed. HiK gate dielectric and metal gate are among the most strategic options to consider for power consumption and low supply voltage management. By introducing new materials (Ge, diamond/graphite carbon, HiK, ...), Si based CMOS will be scaled beyond the ITRS as the future System-on-Chip Platform integrating also new disruptive devices. For example, the association of C-diamond with HiK, as a combination for new functionalized Buried Insulators, will bring new ways of improving short channel effects and suppress self-heating. Because of the low parasitics required to obtain high performance circuits, alternative devices will hardly compete against logic CMOS.\",\"PeriodicalId\":404862,\"journal\":{\"name\":\"Electronic Device Architectures for the Nano-CMOS Era\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"24\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Electronic Device Architectures for the Nano-CMOS Era\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1051/EPJAP:2006158\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electronic Device Architectures for the Nano-CMOS Era","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1051/EPJAP:2006158","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 24

摘要

自上个世纪末以来,微电子工业一直面临着CMOS器件缩放的新问题。如果在CMOS器件结构中引入新材料或实现新的器件架构,未来将有可能实现线性缩放。电子历史上的创新之所以成为可能,是因为设备和材料研究之间的紧密联系。对低电压、低功耗和高性能的需求是50nm栅极长CMOS器件工程的巨大挑战。在5nm通道长度范围内的功能CMOS器件已被证明。本文回顾了提高器件可驾驶性和降低功耗的替代架构。讨论了栅极堆、通道、衬底以及源渠工程等方面的问题。HiK栅极电介质和金属栅极是考虑功耗和低电源电压管理的最战略性选择之一。通过引入新材料(Ge、金刚石/石墨碳、HiK等),Si基CMOS将超越ITRS,成为集成新颠覆性器件的未来片上系统平台。例如,c -金刚石与HiK的结合,作为新型功能化埋地绝缘子的组合,将带来改善短通道效应和抑制自热的新途径。由于获得高性能电路所需的低寄生,替代器件很难与逻辑CMOS竞争。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Physical and Technological Limitations of NanoCMOS Devices to the End of the Roadmap and Beyond
Since the end of the last millenium, the microelectronics industry has been facing new issues as far as CMOS devices scaling is concerned. Linear scaling will be possible in the future if new materials are introduced in CMOS device structures or if new device architectures are implemented. Innovations in the electronics history have been possible because of the strong association between devices and materials research. The demand for low voltage, low power and high performance are the great challenges for the engineering of sub 50 nm gate length CMOS devices. Functional CMOS devices in the range of 5 nm channel length have been demonstrated. The alternative architectures allowing to increase devices drivability and reduce power consumption are reviewed. The issues in the field of gate stack, channel, substrate, as well as source and drain engineering are addressed. HiK gate dielectric and metal gate are among the most strategic options to consider for power consumption and low supply voltage management. By introducing new materials (Ge, diamond/graphite carbon, HiK, ...), Si based CMOS will be scaled beyond the ITRS as the future System-on-Chip Platform integrating also new disruptive devices. For example, the association of C-diamond with HiK, as a combination for new functionalized Buried Insulators, will bring new ways of improving short channel effects and suppress self-heating. Because of the low parasitics required to obtain high performance circuits, alternative devices will hardly compete against logic CMOS.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信