超薄DRAM晶圆中应力分布的表征

Tomoji Nakamura, Y. Mizushima, Young-Suk Kim, R. Sugie, T. Ohba
{"title":"超薄DRAM晶圆中应力分布的表征","authors":"Tomoji Nakamura, Y. Mizushima, Young-Suk Kim, R. Sugie, T. Ohba","doi":"10.1109/3DIC.2015.7334558","DOIUrl":null,"url":null,"abstract":"Impact of backside thinning damages and topside device structures on the elastic stress distributions in ultra-thinned Si substrates were studied using μ-Raman spectroscopy and TEM observations. The compressive and tensile stresses due to the backside damages and the top-side device structures, respectively, are in equilibrium. The variations in elastic stress depend on the topside device structures such as shallow trench isolations (STIs) and memory-cell transistors, and to a lesser extent on the backside damages. Even for DRAM samples thinner than 4 microns, the elastic deformations underneath STIs and memory-cell transistors areas are considered to be no leakage current degradations, because the relation between retention time and pass rate shows little difference before and after thinning.","PeriodicalId":253726,"journal":{"name":"2015 International 3D Systems Integration Conference (3DIC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Characterization of stress distribution in ultra-thinned DRAM wafer\",\"authors\":\"Tomoji Nakamura, Y. Mizushima, Young-Suk Kim, R. Sugie, T. Ohba\",\"doi\":\"10.1109/3DIC.2015.7334558\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Impact of backside thinning damages and topside device structures on the elastic stress distributions in ultra-thinned Si substrates were studied using μ-Raman spectroscopy and TEM observations. The compressive and tensile stresses due to the backside damages and the top-side device structures, respectively, are in equilibrium. The variations in elastic stress depend on the topside device structures such as shallow trench isolations (STIs) and memory-cell transistors, and to a lesser extent on the backside damages. Even for DRAM samples thinner than 4 microns, the elastic deformations underneath STIs and memory-cell transistors areas are considered to be no leakage current degradations, because the relation between retention time and pass rate shows little difference before and after thinning.\",\"PeriodicalId\":253726,\"journal\":{\"name\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC.2015.7334558\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2015.7334558","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

利用μ-拉曼光谱和透射电镜观察,研究了超薄硅衬底背面减薄损伤和顶部器件结构对弹性应力分布的影响。由于背面损伤引起的压应力和顶部结构引起的拉应力均处于平衡状态。弹性应力的变化取决于顶部的器件结构,如浅沟槽隔离(STIs)和存储单元晶体管,并且在较小程度上取决于背面的损坏。即使对于厚度小于4微米的DRAM样品,STIs和存储单元晶体管区域下的弹性变形也被认为没有泄漏电流退化,因为在减薄前后保持时间和通过率之间的关系几乎没有差异。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Characterization of stress distribution in ultra-thinned DRAM wafer
Impact of backside thinning damages and topside device structures on the elastic stress distributions in ultra-thinned Si substrates were studied using μ-Raman spectroscopy and TEM observations. The compressive and tensile stresses due to the backside damages and the top-side device structures, respectively, are in equilibrium. The variations in elastic stress depend on the topside device structures such as shallow trench isolations (STIs) and memory-cell transistors, and to a lesser extent on the backside damages. Even for DRAM samples thinner than 4 microns, the elastic deformations underneath STIs and memory-cell transistors areas are considered to be no leakage current degradations, because the relation between retention time and pass rate shows little difference before and after thinning.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信