基于Mesa架构的Ge-On-Si耗尽型晶体管工艺优化

Sumit Choudhary, D. Schwarz, H. Funk, K. P. Sharma, S. Sharma, J. Schulze
{"title":"基于Mesa架构的Ge-On-Si耗尽型晶体管工艺优化","authors":"Sumit Choudhary, D. Schwarz, H. Funk, K. P. Sharma, S. Sharma, J. Schulze","doi":"10.1109/ISSM55802.2022.10027013","DOIUrl":null,"url":null,"abstract":"The p-Ge layers are epitaxially grown by MBE over the n-Ge and strain-free Ge buffer layers on the Si substrate. The drain-source & channel mesa is patterned in the p-Ge layer to create the raised active channel. Post-plasma oxidation was carried out to improve the interface properties of Ge channel. The proposed process doesn't involve source-drain implants, ease channel patterning using MAPDST, a -ve tone resist with high etch resistance and selectivity w.r.t. Ge. The process flow scheme will utilize the “beyond Si” channel materials over Si substrates, concurrently exploiting the standard well, established state-of-art Si CMOS fabrication technology.","PeriodicalId":130513,"journal":{"name":"2022 International Symposium on Semiconductor Manufacturing (ISSM)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Process Optimizations for Ge-On-Si Depletion Mode Transistors Using Mesa Architecture\",\"authors\":\"Sumit Choudhary, D. Schwarz, H. Funk, K. P. Sharma, S. Sharma, J. Schulze\",\"doi\":\"10.1109/ISSM55802.2022.10027013\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The p-Ge layers are epitaxially grown by MBE over the n-Ge and strain-free Ge buffer layers on the Si substrate. The drain-source & channel mesa is patterned in the p-Ge layer to create the raised active channel. Post-plasma oxidation was carried out to improve the interface properties of Ge channel. The proposed process doesn't involve source-drain implants, ease channel patterning using MAPDST, a -ve tone resist with high etch resistance and selectivity w.r.t. Ge. The process flow scheme will utilize the “beyond Si” channel materials over Si substrates, concurrently exploiting the standard well, established state-of-art Si CMOS fabrication technology.\",\"PeriodicalId\":130513,\"journal\":{\"name\":\"2022 International Symposium on Semiconductor Manufacturing (ISSM)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 International Symposium on Semiconductor Manufacturing (ISSM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSM55802.2022.10027013\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Symposium on Semiconductor Manufacturing (ISSM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSM55802.2022.10027013","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

通过MBE在Si衬底上的n-Ge和无应变Ge缓冲层上外延生长p-Ge层。漏源&通道平台在p-Ge层中进行图案化,以创建凸起的有源通道。采用等离子体后氧化技术改善了锗通道的界面性能。所提出的工艺不涉及源漏植入物,使用MAPDST(一种具有高耐蚀性和选择性的- 5色调抗蚀剂)进行通道图形化。该工艺流程方案将利用硅衬底上的“超硅”通道材料,同时利用标准的、成熟的、最先进的硅CMOS制造技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Process Optimizations for Ge-On-Si Depletion Mode Transistors Using Mesa Architecture
The p-Ge layers are epitaxially grown by MBE over the n-Ge and strain-free Ge buffer layers on the Si substrate. The drain-source & channel mesa is patterned in the p-Ge layer to create the raised active channel. Post-plasma oxidation was carried out to improve the interface properties of Ge channel. The proposed process doesn't involve source-drain implants, ease channel patterning using MAPDST, a -ve tone resist with high etch resistance and selectivity w.r.t. Ge. The process flow scheme will utilize the “beyond Si” channel materials over Si substrates, concurrently exploiting the standard well, established state-of-art Si CMOS fabrication technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信