基于全波分析的三维频率相关RLC元件提取:高速VLSI电路复杂电源和接地网中返回电流路径的识别

Y. Quéré, T. Le Gouguec, P. Martin, D. Le Berre, F. Huret, L. David, C. Cregut
{"title":"基于全波分析的三维频率相关RLC元件提取:高速VLSI电路复杂电源和接地网中返回电流路径的识别","authors":"Y. Quéré, T. Le Gouguec, P. Martin, D. Le Berre, F. Huret, L. David, C. Cregut","doi":"10.1109/SPI.2005.1500929","DOIUrl":null,"url":null,"abstract":"This communication deals with the extraction and simulation of on-chip RLC per unit length (p.u.l.) elements for an efficient analysis of high speed digital circuits. In this context, the current distribution in the whole circuit, power and ground grids included, has to be known to correctly estimate inductance. By using a 3D full-wave finite elements method, we identified the current paths arising in the power and ground grids when an on-chip signal switches on a wire placed in a metal below the grids.","PeriodicalId":182291,"journal":{"name":"Proceedings. 9th IEEE Workshop on Signal Propagation on Interconnects, 2005.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-05-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"3D frequency-dependent RLC elements extraction by full wave analysis: identification of the return current paths in complex power and ground grids of high speed VLSI circuits\",\"authors\":\"Y. Quéré, T. Le Gouguec, P. Martin, D. Le Berre, F. Huret, L. David, C. Cregut\",\"doi\":\"10.1109/SPI.2005.1500929\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This communication deals with the extraction and simulation of on-chip RLC per unit length (p.u.l.) elements for an efficient analysis of high speed digital circuits. In this context, the current distribution in the whole circuit, power and ground grids included, has to be known to correctly estimate inductance. By using a 3D full-wave finite elements method, we identified the current paths arising in the power and ground grids when an on-chip signal switches on a wire placed in a metal below the grids.\",\"PeriodicalId\":182291,\"journal\":{\"name\":\"Proceedings. 9th IEEE Workshop on Signal Propagation on Interconnects, 2005.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-05-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. 9th IEEE Workshop on Signal Propagation on Interconnects, 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPI.2005.1500929\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. 9th IEEE Workshop on Signal Propagation on Interconnects, 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI.2005.1500929","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

本通讯涉及每单位长度(p.u.l)元件的片上RLC的提取和仿真,用于高速数字电路的有效分析。在这种情况下,必须知道整个电路中的电流分布,包括电源和接地网,才能正确估计电感。通过使用3D全波有限元方法,我们确定了当片上信号在放置在栅格下方金属中的导线上切换时,在电源和接地网中产生的电流路径。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
3D frequency-dependent RLC elements extraction by full wave analysis: identification of the return current paths in complex power and ground grids of high speed VLSI circuits
This communication deals with the extraction and simulation of on-chip RLC per unit length (p.u.l.) elements for an efficient analysis of high speed digital circuits. In this context, the current distribution in the whole circuit, power and ground grids included, has to be known to correctly estimate inductance. By using a 3D full-wave finite elements method, we identified the current paths arising in the power and ground grids when an on-chip signal switches on a wire placed in a metal below the grids.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信