{"title":"新型吠陀异步数字信号处理器核心的设计","authors":"P. Deepthi, V. S. Chakravarthi","doi":"10.1109/ICDCSYST.2014.6926124","DOIUrl":null,"url":null,"abstract":"In this era of rapidly growing technology, Digital Signal Processing (DSP) is one of the core technologies having applications in various fields. This paper discusses about the design of an 8 bit fixed point, asynchronous Vedic DSP processor core. This novel architecture exploits the principles of asynchronous design using micro-pipelining methodology and also Vedic mathematics. Asynchronous design style eliminates clocking issues and reduces about 40% of the total power consumption [12]. An efficient Vedic multiplier proposed in this paper utilizes the following sutras: Urdhva - tiryagbhyam, Nikhilam Navatashcaramam Dastaha, Ekadhikena Purvena, Ekanyunena Purvena, Anurupyena, Antyayor Dasakepi. A novel Vedic divider is also presented using the following sutras: Nikhilam, Paravartya Yojayet, Urdhva Tiryakbhyam and Dhvijanka. This paper deals the novel architecture and design of low power Vedic DSP core using asynchronous logic style.","PeriodicalId":252016,"journal":{"name":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-03-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Design of novel Vedic asynchronous digital signal processor core\",\"authors\":\"P. Deepthi, V. S. Chakravarthi\",\"doi\":\"10.1109/ICDCSYST.2014.6926124\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this era of rapidly growing technology, Digital Signal Processing (DSP) is one of the core technologies having applications in various fields. This paper discusses about the design of an 8 bit fixed point, asynchronous Vedic DSP processor core. This novel architecture exploits the principles of asynchronous design using micro-pipelining methodology and also Vedic mathematics. Asynchronous design style eliminates clocking issues and reduces about 40% of the total power consumption [12]. An efficient Vedic multiplier proposed in this paper utilizes the following sutras: Urdhva - tiryagbhyam, Nikhilam Navatashcaramam Dastaha, Ekadhikena Purvena, Ekanyunena Purvena, Anurupyena, Antyayor Dasakepi. A novel Vedic divider is also presented using the following sutras: Nikhilam, Paravartya Yojayet, Urdhva Tiryakbhyam and Dhvijanka. This paper deals the novel architecture and design of low power Vedic DSP core using asynchronous logic style.\",\"PeriodicalId\":252016,\"journal\":{\"name\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-03-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDCSYST.2014.6926124\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2014.6926124","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of novel Vedic asynchronous digital signal processor core
In this era of rapidly growing technology, Digital Signal Processing (DSP) is one of the core technologies having applications in various fields. This paper discusses about the design of an 8 bit fixed point, asynchronous Vedic DSP processor core. This novel architecture exploits the principles of asynchronous design using micro-pipelining methodology and also Vedic mathematics. Asynchronous design style eliminates clocking issues and reduces about 40% of the total power consumption [12]. An efficient Vedic multiplier proposed in this paper utilizes the following sutras: Urdhva - tiryagbhyam, Nikhilam Navatashcaramam Dastaha, Ekadhikena Purvena, Ekanyunena Purvena, Anurupyena, Antyayor Dasakepi. A novel Vedic divider is also presented using the following sutras: Nikhilam, Paravartya Yojayet, Urdhva Tiryakbhyam and Dhvijanka. This paper deals the novel architecture and design of low power Vedic DSP core using asynchronous logic style.