M. Yousefi, Z. D. Koozekanani, A. Rostami, J. Sobhi, M. Zarifi
{"title":"一种用于数据转换器应用的灵活采样和保持电路","authors":"M. Yousefi, Z. D. Koozekanani, A. Rostami, J. Sobhi, M. Zarifi","doi":"10.1109/SIBIRCON.2008.4602556","DOIUrl":null,"url":null,"abstract":"The sample and hold circuit is perhaps the most important building block in most data acquisition systems such as data converter. Flexibility of this block can be used to improve the whole performance of the system. In this work a flexible structure with variable gain is presented. The circuit is used to calibrate a typical time interleaved analog to digital converter. Simulation results indicated that modified circuit is superior in some aspects to the commonly used architectures. Designed circuit is simulated in a standard 0.35 mum CMOS technology, the SHA achieves 87 dB SFDR for 2 Vpp input at 200 MHz sampling rate. The performance is not degraded for inputpsilas frequency up to the Nyquist frequency.","PeriodicalId":295946,"journal":{"name":"2008 IEEE Region 8 International Conference on Computational Technologies in Electrical and Electronics Engineering","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A flexible sample and hold circuit for data converter applications\",\"authors\":\"M. Yousefi, Z. D. Koozekanani, A. Rostami, J. Sobhi, M. Zarifi\",\"doi\":\"10.1109/SIBIRCON.2008.4602556\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The sample and hold circuit is perhaps the most important building block in most data acquisition systems such as data converter. Flexibility of this block can be used to improve the whole performance of the system. In this work a flexible structure with variable gain is presented. The circuit is used to calibrate a typical time interleaved analog to digital converter. Simulation results indicated that modified circuit is superior in some aspects to the commonly used architectures. Designed circuit is simulated in a standard 0.35 mum CMOS technology, the SHA achieves 87 dB SFDR for 2 Vpp input at 200 MHz sampling rate. The performance is not degraded for inputpsilas frequency up to the Nyquist frequency.\",\"PeriodicalId\":295946,\"journal\":{\"name\":\"2008 IEEE Region 8 International Conference on Computational Technologies in Electrical and Electronics Engineering\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Region 8 International Conference on Computational Technologies in Electrical and Electronics Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIBIRCON.2008.4602556\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Region 8 International Conference on Computational Technologies in Electrical and Electronics Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIBIRCON.2008.4602556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
采样保持电路可能是大多数数据采集系统(如数据转换器)中最重要的组成部分。该模块的灵活性可以用来提高系统的整体性能。本文提出了一种可变增益的柔性结构。该电路用于校准一个典型的时间交错模数转换器。仿真结果表明,改进后的电路在某些方面优于常用的结构。设计的电路在标准的0.35 μ m CMOS技术上进行了仿真,在200 MHz采样率下,在2 Vpp输入下,SHA实现了87 dB的SFDR。当输入频率达到奈奎斯特频率时,性能不会下降。
A flexible sample and hold circuit for data converter applications
The sample and hold circuit is perhaps the most important building block in most data acquisition systems such as data converter. Flexibility of this block can be used to improve the whole performance of the system. In this work a flexible structure with variable gain is presented. The circuit is used to calibrate a typical time interleaved analog to digital converter. Simulation results indicated that modified circuit is superior in some aspects to the commonly used architectures. Designed circuit is simulated in a standard 0.35 mum CMOS technology, the SHA achieves 87 dB SFDR for 2 Vpp input at 200 MHz sampling rate. The performance is not degraded for inputpsilas frequency up to the Nyquist frequency.