MPEG 1/2音频层3 (MP3) SoC器件的设计集成,DFT和验证方法

Bernhard Birkl, B. Hooser, M. Janssens, F. Lenke, Vlado Vorisek
{"title":"MPEG 1/2音频层3 (MP3) SoC器件的设计集成,DFT和验证方法","authors":"Bernhard Birkl, B. Hooser, M. Janssens, F. Lenke, Vlado Vorisek","doi":"10.1109/CICC.2002.1012823","DOIUrl":null,"url":null,"abstract":"This paper describes the SoC design and integration methodology of a MPEG1/2 Audio Layer 3 (MP3) decoder chip. Due to a very tight development cycle we decided to use state of the art methodology for integration, verification, and design for test (DFT) in order to minimize risk and problem areas. The combination of a top-down integration flow, strong focus on constraint driven timing analysis, a modular simulation environment, and leading edge DFT solutions led to an implementation cycle of only 8 weeks. The chip is realized in an 0.18 /spl mu/m technology using 5 layers of metal, achieving a final die size of 16 mm/sup 2/. The central processor runs at a minimal speed of 140 MHz.","PeriodicalId":209025,"journal":{"name":"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design integration, DFT, and verification methodology for an MPEG 1/2 audio layer 3 (MP3) SoC device\",\"authors\":\"Bernhard Birkl, B. Hooser, M. Janssens, F. Lenke, Vlado Vorisek\",\"doi\":\"10.1109/CICC.2002.1012823\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the SoC design and integration methodology of a MPEG1/2 Audio Layer 3 (MP3) decoder chip. Due to a very tight development cycle we decided to use state of the art methodology for integration, verification, and design for test (DFT) in order to minimize risk and problem areas. The combination of a top-down integration flow, strong focus on constraint driven timing analysis, a modular simulation environment, and leading edge DFT solutions led to an implementation cycle of only 8 weeks. The chip is realized in an 0.18 /spl mu/m technology using 5 layers of metal, achieving a final die size of 16 mm/sup 2/. The central processor runs at a minimal speed of 140 MHz.\",\"PeriodicalId\":209025,\"journal\":{\"name\":\"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2002.1012823\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2002.1012823","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文介绍了MPEG1/2 Audio Layer 3 (MP3)解码器芯片的SoC设计和集成方法。由于非常紧张的开发周期,我们决定使用最先进的方法进行集成、验证和测试设计(DFT),以最小化风险和问题区域。自顶向下的集成流程、对约束驱动的时序分析的强烈关注、模块化仿真环境和领先的DFT解决方案的组合使实现周期仅为8周。该芯片采用5层金属,以0.18 /spl mu/m的工艺实现,最终实现了16mm /sup /的芯片尺寸。中央处理器的运行速度最低为140兆赫。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design integration, DFT, and verification methodology for an MPEG 1/2 audio layer 3 (MP3) SoC device
This paper describes the SoC design and integration methodology of a MPEG1/2 Audio Layer 3 (MP3) decoder chip. Due to a very tight development cycle we decided to use state of the art methodology for integration, verification, and design for test (DFT) in order to minimize risk and problem areas. The combination of a top-down integration flow, strong focus on constraint driven timing analysis, a modular simulation environment, and leading edge DFT solutions led to an implementation cycle of only 8 weeks. The chip is realized in an 0.18 /spl mu/m technology using 5 layers of metal, achieving a final die size of 16 mm/sup 2/. The central processor runs at a minimal speed of 140 MHz.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信