{"title":"RFiop:射频存储器路径,用于解决包上I/O垫和存储器控制器的可扩展性","authors":"M. Marino","doi":"10.1109/ICCD.2012.6378638","DOIUrl":null,"url":null,"abstract":"Off-chip memory parallelism can be improved by having multiple memory controllers (MCs). However, MCs scalability is limited by the number and area of I/O pads/pins allocated to them, besides power. In order to address the scalability of MCs and I/O pads in a multi-chip (MCP) flip-chip package, we propose RFiop - a scalable memory organization based on wired-RF, which replaces the traditional MC-DRAM, mostly composed by MC, and I/O pad/pin related structures with RF-designed RFMCs - MCs coupled to RF transmitters (TX) / receivers (RX), RF coplanar waveguides (CPW) - defined as RFpads, and off-die ranks placed on a coplanar fashion. RFiop explores the on-package area to fit off-die ranks, which are connected to the RFMCs via CPWs. Configuring RFiop with off-die lower data-rate-DDR3 ranks, RFiop scales bandwidth for 16 out-of-order (OOO) cores, using 16 RFMCs with about 4 RFpads per RFMC. RFiop leverages performance and bandwidth by a factor of up to 3.95×, while reducing latency in up to 47%, assuming an electrical-based solution under I/O pad constraints as baseline. Dedicating the baseline area to placing several RFMCs, RFiop improves bandwidth in up to 2.68×.","PeriodicalId":313428,"journal":{"name":"2012 IEEE 30th International Conference on Computer Design (ICCD)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-09-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"RFiop: RF-memory path to address on-package I/O pad and memory controller scalability\",\"authors\":\"M. Marino\",\"doi\":\"10.1109/ICCD.2012.6378638\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Off-chip memory parallelism can be improved by having multiple memory controllers (MCs). However, MCs scalability is limited by the number and area of I/O pads/pins allocated to them, besides power. In order to address the scalability of MCs and I/O pads in a multi-chip (MCP) flip-chip package, we propose RFiop - a scalable memory organization based on wired-RF, which replaces the traditional MC-DRAM, mostly composed by MC, and I/O pad/pin related structures with RF-designed RFMCs - MCs coupled to RF transmitters (TX) / receivers (RX), RF coplanar waveguides (CPW) - defined as RFpads, and off-die ranks placed on a coplanar fashion. RFiop explores the on-package area to fit off-die ranks, which are connected to the RFMCs via CPWs. Configuring RFiop with off-die lower data-rate-DDR3 ranks, RFiop scales bandwidth for 16 out-of-order (OOO) cores, using 16 RFMCs with about 4 RFpads per RFMC. RFiop leverages performance and bandwidth by a factor of up to 3.95×, while reducing latency in up to 47%, assuming an electrical-based solution under I/O pad constraints as baseline. Dedicating the baseline area to placing several RFMCs, RFiop improves bandwidth in up to 2.68×.\",\"PeriodicalId\":313428,\"journal\":{\"name\":\"2012 IEEE 30th International Conference on Computer Design (ICCD)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-09-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE 30th International Conference on Computer Design (ICCD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCD.2012.6378638\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 30th International Conference on Computer Design (ICCD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCD.2012.6378638","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
RFiop: RF-memory path to address on-package I/O pad and memory controller scalability
Off-chip memory parallelism can be improved by having multiple memory controllers (MCs). However, MCs scalability is limited by the number and area of I/O pads/pins allocated to them, besides power. In order to address the scalability of MCs and I/O pads in a multi-chip (MCP) flip-chip package, we propose RFiop - a scalable memory organization based on wired-RF, which replaces the traditional MC-DRAM, mostly composed by MC, and I/O pad/pin related structures with RF-designed RFMCs - MCs coupled to RF transmitters (TX) / receivers (RX), RF coplanar waveguides (CPW) - defined as RFpads, and off-die ranks placed on a coplanar fashion. RFiop explores the on-package area to fit off-die ranks, which are connected to the RFMCs via CPWs. Configuring RFiop with off-die lower data-rate-DDR3 ranks, RFiop scales bandwidth for 16 out-of-order (OOO) cores, using 16 RFMCs with about 4 RFpads per RFMC. RFiop leverages performance and bandwidth by a factor of up to 3.95×, while reducing latency in up to 47%, assuming an electrical-based solution under I/O pad constraints as baseline. Dedicating the baseline area to placing several RFMCs, RFiop improves bandwidth in up to 2.68×.