DC-DC降压变换器的极限环抑制

Roxana-Daniela Amariutei, L. Goras, M. Rafaila, Andi Buzo, G. Pelz
{"title":"DC-DC降压变换器的极限环抑制","authors":"Roxana-Daniela Amariutei, L. Goras, M. Rafaila, Andi Buzo, G. Pelz","doi":"10.1109/SMICND.2015.7355236","DOIUrl":null,"url":null,"abstract":"This paper focuses on the analysis of limit cycles that appear on the output voltage of a DC-DC Buck converter. Typically, the output filter of the converter is designed in open-loop, considering the maximum allowable values for the output voltage and inductor current ripples. When closing the loop, the converter may exhibit unwanted periodic oscillations in steady state caused by the nonlinearities in the system. The amplitudes of these oscillations are hard to predict. This paper summarizes the conditions that should be taken into account when designing the closed loop converter. These conditions are used furthermore for tuning the PID parameters for a DC-DC Buck converter under input and load step scenarios. The tuning of the PID takes into consideration transient performances such as overshoot and settling time for specified test cases but also the conditions needed for removing the limit cycles from the output voltage.","PeriodicalId":325576,"journal":{"name":"2015 International Semiconductor Conference (CAS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"On limit cycles suppression in DC-DC Buck converters\",\"authors\":\"Roxana-Daniela Amariutei, L. Goras, M. Rafaila, Andi Buzo, G. Pelz\",\"doi\":\"10.1109/SMICND.2015.7355236\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper focuses on the analysis of limit cycles that appear on the output voltage of a DC-DC Buck converter. Typically, the output filter of the converter is designed in open-loop, considering the maximum allowable values for the output voltage and inductor current ripples. When closing the loop, the converter may exhibit unwanted periodic oscillations in steady state caused by the nonlinearities in the system. The amplitudes of these oscillations are hard to predict. This paper summarizes the conditions that should be taken into account when designing the closed loop converter. These conditions are used furthermore for tuning the PID parameters for a DC-DC Buck converter under input and load step scenarios. The tuning of the PID takes into consideration transient performances such as overshoot and settling time for specified test cases but also the conditions needed for removing the limit cycles from the output voltage.\",\"PeriodicalId\":325576,\"journal\":{\"name\":\"2015 International Semiconductor Conference (CAS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Semiconductor Conference (CAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMICND.2015.7355236\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Semiconductor Conference (CAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMICND.2015.7355236","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文着重分析了DC-DC降压变换器输出电压上出现的极限环。通常,变换器的输出滤波器设计成开环,考虑输出电压和电感电流纹波的最大允许值。当闭环闭合时,变换器在稳态中可能会出现由系统非线性引起的不必要的周期性振荡。这些振荡的幅度很难预测。本文总结了设计闭环变换器时应考虑的条件。这些条件进一步用于在输入和负载阶跃情况下调整DC-DC Buck变换器的PID参数。PID的调整考虑了瞬态性能,如指定测试用例的超调和稳定时间,但也考虑了从输出电压中去除极限环所需的条件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On limit cycles suppression in DC-DC Buck converters
This paper focuses on the analysis of limit cycles that appear on the output voltage of a DC-DC Buck converter. Typically, the output filter of the converter is designed in open-loop, considering the maximum allowable values for the output voltage and inductor current ripples. When closing the loop, the converter may exhibit unwanted periodic oscillations in steady state caused by the nonlinearities in the system. The amplitudes of these oscillations are hard to predict. This paper summarizes the conditions that should be taken into account when designing the closed loop converter. These conditions are used furthermore for tuning the PID parameters for a DC-DC Buck converter under input and load step scenarios. The tuning of the PID takes into consideration transient performances such as overshoot and settling time for specified test cases but also the conditions needed for removing the limit cycles from the output voltage.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信