{"title":"基于180nm技术的SAR ADC低功耗高速比较器设计","authors":"Harshita kushwah, R. Gamad, R. Gurjar","doi":"10.1109/ICECA49313.2020.9297473","DOIUrl":null,"url":null,"abstract":"Low power and high-speed comparator design are presented in this article. Design is intended for the implementation of SAR ADC. The advantage of the proposed design can minimize power dissipation and maximize speed in SAR ADC. Simulation results are obtained in 0.18um Technology in the cadence tool. This design exhibit improved accuracy and less power consumption about 129.8$\\mu \\mathrm{W}$ with sampling frequency 100MHz and 1.8V supply. Prior work done is compared with simulated results and progress is also marked in present work.","PeriodicalId":297285,"journal":{"name":"2020 4th International Conference on Electronics, Communication and Aerospace Technology (ICECA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Low Power & High Speed Comparator of SAR ADC using 180nm Technology\",\"authors\":\"Harshita kushwah, R. Gamad, R. Gurjar\",\"doi\":\"10.1109/ICECA49313.2020.9297473\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Low power and high-speed comparator design are presented in this article. Design is intended for the implementation of SAR ADC. The advantage of the proposed design can minimize power dissipation and maximize speed in SAR ADC. Simulation results are obtained in 0.18um Technology in the cadence tool. This design exhibit improved accuracy and less power consumption about 129.8$\\\\mu \\\\mathrm{W}$ with sampling frequency 100MHz and 1.8V supply. Prior work done is compared with simulated results and progress is also marked in present work.\",\"PeriodicalId\":297285,\"journal\":{\"name\":\"2020 4th International Conference on Electronics, Communication and Aerospace Technology (ICECA)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-11-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 4th International Conference on Electronics, Communication and Aerospace Technology (ICECA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECA49313.2020.9297473\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 4th International Conference on Electronics, Communication and Aerospace Technology (ICECA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECA49313.2020.9297473","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Low Power & High Speed Comparator of SAR ADC using 180nm Technology
Low power and high-speed comparator design are presented in this article. Design is intended for the implementation of SAR ADC. The advantage of the proposed design can minimize power dissipation and maximize speed in SAR ADC. Simulation results are obtained in 0.18um Technology in the cadence tool. This design exhibit improved accuracy and less power consumption about 129.8$\mu \mathrm{W}$ with sampling frequency 100MHz and 1.8V supply. Prior work done is compared with simulated results and progress is also marked in present work.