基于逻辑模拟器的拓扑时延估计逆电路仿真方法

D. Maksimovic, V. Litovski
{"title":"基于逻辑模拟器的拓扑时延估计逆电路仿真方法","authors":"D. Maksimovic, V. Litovski","doi":"10.1109/ICMEL.2000.838788","DOIUrl":null,"url":null,"abstract":"In this paper an original method is proposed for digital circuit topological delays estimation which is based on standard logic simulation mechanisms. The inverse circuit simulation (ICS) method is intended for interactive use in conjunction with circuit logic verification. Inverse circuit model propagates signal transitions in inverse direction: from circuit outputs toward circuit inputs. One simulator run provides the longest path delay for a chosen, rising or falling, edge at one circuit output. At the same time, the part of the circuit is detected which is the subject of redesign or delay optimization if the longest path delay does not satisfy required circuit operating frequency. Due to path reconvergence delay overestimation can occur which can be measured at each signal and propagated through the circuit together with logic states. The efficiency of the proposed method is tested on ISCAS '85 benchmark circuits.","PeriodicalId":215956,"journal":{"name":"2000 22nd International Conference on Microelectronics. Proceedings (Cat. No.00TH8400)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Inverse circuit simulation method for topological delays estimation with logic simulator\",\"authors\":\"D. Maksimovic, V. Litovski\",\"doi\":\"10.1109/ICMEL.2000.838788\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper an original method is proposed for digital circuit topological delays estimation which is based on standard logic simulation mechanisms. The inverse circuit simulation (ICS) method is intended for interactive use in conjunction with circuit logic verification. Inverse circuit model propagates signal transitions in inverse direction: from circuit outputs toward circuit inputs. One simulator run provides the longest path delay for a chosen, rising or falling, edge at one circuit output. At the same time, the part of the circuit is detected which is the subject of redesign or delay optimization if the longest path delay does not satisfy required circuit operating frequency. Due to path reconvergence delay overestimation can occur which can be measured at each signal and propagated through the circuit together with logic states. The efficiency of the proposed method is tested on ISCAS '85 benchmark circuits.\",\"PeriodicalId\":215956,\"journal\":{\"name\":\"2000 22nd International Conference on Microelectronics. Proceedings (Cat. No.00TH8400)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-05-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 22nd International Conference on Microelectronics. Proceedings (Cat. No.00TH8400)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMEL.2000.838788\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 22nd International Conference on Microelectronics. Proceedings (Cat. No.00TH8400)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMEL.2000.838788","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种基于标准逻辑仿真机制的数字电路拓扑时延估计方法。逆电路仿真(ICS)方法旨在与电路逻辑验证相结合进行交互使用。逆电路模型以相反的方向传播信号转换:从电路输出到电路输入。在一个电路输出中,一次模拟器运行可为所选的上升或下降边提供最长的路径延迟。同时,如果最长路径延迟不能满足要求的电路工作频率,则检测电路中需要重新设计或优化延迟的部分。由于路径的再收敛,会产生延迟过估计,这可以在每个信号上测量到,并与逻辑状态一起通过电路传播。在ISCAS’85基准电路上测试了该方法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Inverse circuit simulation method for topological delays estimation with logic simulator
In this paper an original method is proposed for digital circuit topological delays estimation which is based on standard logic simulation mechanisms. The inverse circuit simulation (ICS) method is intended for interactive use in conjunction with circuit logic verification. Inverse circuit model propagates signal transitions in inverse direction: from circuit outputs toward circuit inputs. One simulator run provides the longest path delay for a chosen, rising or falling, edge at one circuit output. At the same time, the part of the circuit is detected which is the subject of redesign or delay optimization if the longest path delay does not satisfy required circuit operating frequency. Due to path reconvergence delay overestimation can occur which can be measured at each signal and propagated through the circuit together with logic states. The efficiency of the proposed method is tested on ISCAS '85 benchmark circuits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信