AMD Opteron™CMP北桥架构:现在和未来

Patrick Conway, B. Hughes
{"title":"AMD Opteron™CMP北桥架构:现在和未来","authors":"Patrick Conway, B. Hughes","doi":"10.1109/HOTCHIPS.2006.7477747","DOIUrl":null,"url":null,"abstract":"This article consists of a collection of slides from the author's conference presentation on AMD's Opteron, the company's dual-core 64-bit x86 processor. Some of the specific topics discussed include: the features and system specifications of Opteron; memory management facilities; a comparison of previous and current system architectures; the BorthBridge command processing flow architecture; and planned next generation of processor technologies.","PeriodicalId":302249,"journal":{"name":"2006 IEEE Hot Chips 18 Symposium (HCS)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"The AMD Opteron™ CMP NorthBridge architecture: Now and in the future\",\"authors\":\"Patrick Conway, B. Hughes\",\"doi\":\"10.1109/HOTCHIPS.2006.7477747\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article consists of a collection of slides from the author's conference presentation on AMD's Opteron, the company's dual-core 64-bit x86 processor. Some of the specific topics discussed include: the features and system specifications of Opteron; memory management facilities; a comparison of previous and current system architectures; the BorthBridge command processing flow architecture; and planned next generation of processor technologies.\",\"PeriodicalId\":302249,\"journal\":{\"name\":\"2006 IEEE Hot Chips 18 Symposium (HCS)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE Hot Chips 18 Symposium (HCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/HOTCHIPS.2006.7477747\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE Hot Chips 18 Symposium (HCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HOTCHIPS.2006.7477747","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文由作者在AMD Opteron (AMD的双核64位x86处理器)会议上的演讲幻灯片组成。讨论的一些具体主题包括:Opteron的功能和系统规格;内存管理设施;以前和当前系统架构的比较;BorthBridge命令处理流架构;并规划了下一代处理器技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The AMD Opteron™ CMP NorthBridge architecture: Now and in the future
This article consists of a collection of slides from the author's conference presentation on AMD's Opteron, the company's dual-core 64-bit x86 processor. Some of the specific topics discussed include: the features and system specifications of Opteron; memory management facilities; a comparison of previous and current system architectures; the BorthBridge command processing flow architecture; and planned next generation of processor technologies.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信