{"title":"从平面到 FinFET 的软误差率:块状工艺与 SOI 工艺的比较","authors":"Krishna Mohan Chavali, M. Natarajan","doi":"10.1109/EDTM.2018.8421487","DOIUrl":null,"url":null,"abstract":"The Semiconductor scaling from planar to recent 3D Vertical FinFET process, have seen better than expected robustness against soft errors, in addition to significant performance and area scaling. This paper presents the SER scaling trends and comparison between earlier planar sub-micron nodes and FinFETs processes. The SER trends between Bulk Vs SOI processes on FinFET processes are also discussed using SRAM and Logic SER data collected using respective vehicles for comparisons. Also an analytical attempt made to validate if the earlier observed SOI Vs Bulk improvements seen on SER in Planar nodes and the scaling between them is still valid on FinFET processes.","PeriodicalId":418495,"journal":{"name":"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Soft Error Rate from Planar to FinFETs On Bulk Vs SOI Processes\",\"authors\":\"Krishna Mohan Chavali, M. Natarajan\",\"doi\":\"10.1109/EDTM.2018.8421487\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Semiconductor scaling from planar to recent 3D Vertical FinFET process, have seen better than expected robustness against soft errors, in addition to significant performance and area scaling. This paper presents the SER scaling trends and comparison between earlier planar sub-micron nodes and FinFETs processes. The SER trends between Bulk Vs SOI processes on FinFET processes are also discussed using SRAM and Logic SER data collected using respective vehicles for comparisons. Also an analytical attempt made to validate if the earlier observed SOI Vs Bulk improvements seen on SER in Planar nodes and the scaling between them is still valid on FinFET processes.\",\"PeriodicalId\":418495,\"journal\":{\"name\":\"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDTM.2018.8421487\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTM.2018.8421487","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
摘要
从平面半导体到最近的三维垂直 FinFET 工艺,除了显著的性能和面积扩展外,对软误差的鲁棒性也比预期的要好。本文介绍了 SER 的扩展趋势以及早期平面亚微米节点与 FinFET 工艺之间的比较。此外,还通过使用各自收集的 SRAM 和逻辑 SER 数据进行比较,讨论了 FinFET 工艺的 Bulk Vs SOI 工艺之间的 SER 趋势。此外,还进行了分析尝试,以验证早期观察到的 SOI 与 Bulk 工艺在平面节点 SER 方面的改进以及它们之间的比例关系是否在 FinFET 工艺上仍然有效。
Soft Error Rate from Planar to FinFETs On Bulk Vs SOI Processes
The Semiconductor scaling from planar to recent 3D Vertical FinFET process, have seen better than expected robustness against soft errors, in addition to significant performance and area scaling. This paper presents the SER scaling trends and comparison between earlier planar sub-micron nodes and FinFETs processes. The SER trends between Bulk Vs SOI processes on FinFET processes are also discussed using SRAM and Logic SER data collected using respective vehicles for comparisons. Also an analytical attempt made to validate if the earlier observed SOI Vs Bulk improvements seen on SER in Planar nodes and the scaling between them is still valid on FinFET processes.