基于sopc的H.264/AVC编码器的绝对差和复杂度降低

Ruei-Xi Chen, J. Fan
{"title":"基于sopc的H.264/AVC编码器的绝对差和复杂度降低","authors":"Ruei-Xi Chen, J. Fan","doi":"10.1109/ICASIC.2007.4415869","DOIUrl":null,"url":null,"abstract":"There exist a number of complex encoding techniques which make H.264 video coding much more efficient, such as the adoption of variable block sizes, multiple reference frames, and the consideration of rate-distortion optimization (RDO). However, these techniques come with a price, i.e. considerable increase of complexity due to the introduction of motion estimation (ME) and mode decision in the design of H.264. In this paper, we have proposed a cost-effective complexity reducing coding algorithm for removing H.264 ME redundancy in SOPC-based embedded systems. The loosely coupled accelerators for Avalon switch fabric compliant topology reveal that the potential coder design can achieve the advantages of flexibility and performance in circuit design without incurring much of the design risk.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Complexity reduction for SOPC-based H.264/AVC coder via sum of absolute difference\",\"authors\":\"Ruei-Xi Chen, J. Fan\",\"doi\":\"10.1109/ICASIC.2007.4415869\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"There exist a number of complex encoding techniques which make H.264 video coding much more efficient, such as the adoption of variable block sizes, multiple reference frames, and the consideration of rate-distortion optimization (RDO). However, these techniques come with a price, i.e. considerable increase of complexity due to the introduction of motion estimation (ME) and mode decision in the design of H.264. In this paper, we have proposed a cost-effective complexity reducing coding algorithm for removing H.264 ME redundancy in SOPC-based embedded systems. The loosely coupled accelerators for Avalon switch fabric compliant topology reveal that the potential coder design can achieve the advantages of flexibility and performance in circuit design without incurring much of the design risk.\",\"PeriodicalId\":120984,\"journal\":{\"name\":\"2007 7th International Conference on ASIC\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 7th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2007.4415869\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415869","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

目前有许多复杂的编码技术可以提高H.264视频编码的效率,如采用可变块大小、多参考帧和考虑率失真优化(RDO)。然而,这些技术是有代价的,即由于在H.264设计中引入了运动估计(ME)和模式决策,复杂性大大增加。在本文中,我们提出了一种具有成本效益的降低编码复杂度的算法,用于消除基于sopc的嵌入式系统中的H.264 ME冗余。针对符合Avalon交换结构拓扑的松耦合加速器的研究表明,潜在的编码器设计可以在不产生太多设计风险的情况下实现电路设计的灵活性和性能优势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Complexity reduction for SOPC-based H.264/AVC coder via sum of absolute difference
There exist a number of complex encoding techniques which make H.264 video coding much more efficient, such as the adoption of variable block sizes, multiple reference frames, and the consideration of rate-distortion optimization (RDO). However, these techniques come with a price, i.e. considerable increase of complexity due to the introduction of motion estimation (ME) and mode decision in the design of H.264. In this paper, we have proposed a cost-effective complexity reducing coding algorithm for removing H.264 ME redundancy in SOPC-based embedded systems. The loosely coupled accelerators for Avalon switch fabric compliant topology reveal that the potential coder design can achieve the advantages of flexibility and performance in circuit design without incurring much of the design risk.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信