{"title":"三维寄生电容和电阻提取器","authors":"Yanhong Yuan, Zeyi Wang","doi":"10.1109/ICSICT.1995.500167","DOIUrl":null,"url":null,"abstract":"In the development of integrated circuits, parasitic parameters associated with interconnections affect the circuit speeds and functionality greatly in the case of sub-micron process. Many works have been done on the efficient calculation of these parameters. In this paper, a three-dimensional parasitic capacitance extractor is presented. The Boundary Element Method (BEM) is employed to deal with the Laplace's equation. The simulations and the comparisons showed that the experimental results are excellent agreement with the measured ones, and our extractor is effective in simulation of 3-D parasitic capacitances.","PeriodicalId":286176,"journal":{"name":"Proceedings of 4th International Conference on Solid-State and IC Technology","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An extractor for 3-D parasitic capacitance and resistance\",\"authors\":\"Yanhong Yuan, Zeyi Wang\",\"doi\":\"10.1109/ICSICT.1995.500167\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the development of integrated circuits, parasitic parameters associated with interconnections affect the circuit speeds and functionality greatly in the case of sub-micron process. Many works have been done on the efficient calculation of these parameters. In this paper, a three-dimensional parasitic capacitance extractor is presented. The Boundary Element Method (BEM) is employed to deal with the Laplace's equation. The simulations and the comparisons showed that the experimental results are excellent agreement with the measured ones, and our extractor is effective in simulation of 3-D parasitic capacitances.\",\"PeriodicalId\":286176,\"journal\":{\"name\":\"Proceedings of 4th International Conference on Solid-State and IC Technology\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 4th International Conference on Solid-State and IC Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSICT.1995.500167\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 4th International Conference on Solid-State and IC Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT.1995.500167","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An extractor for 3-D parasitic capacitance and resistance
In the development of integrated circuits, parasitic parameters associated with interconnections affect the circuit speeds and functionality greatly in the case of sub-micron process. Many works have been done on the efficient calculation of these parameters. In this paper, a three-dimensional parasitic capacitance extractor is presented. The Boundary Element Method (BEM) is employed to deal with the Laplace's equation. The simulations and the comparisons showed that the experimental results are excellent agreement with the measured ones, and our extractor is effective in simulation of 3-D parasitic capacitances.