高性能数模转换器中R-2R梯形的匹配特性研究

S. Kazeminia, Yashar Hesamiafshar, K. Hadidi, A. Khoei
{"title":"高性能数模转换器中R-2R梯形的匹配特性研究","authors":"S. Kazeminia, Yashar Hesamiafshar, K. Hadidi, A. Khoei","doi":"10.1109/IRANIANCEE.2010.5507030","DOIUrl":null,"url":null,"abstract":"In this paper the matching properties of R-2R ladders are scrutinized in high resolution digital-to-analog converters. The error sources are categorized into systematic and topologic types in which two dominant sources of each type are precisely discussed. A handful of design considerations and effective layout techniques are proposed to reduce the distortion due to mismatch errors. Both theoretical analysis and simulation results confirm that the error induced by mismatch effect can be comparable with the LSB of the high performance DAC and should be carefully considered for high resolution digital-to-analog converters in order to preserve the desired dynamic specifications. Systematic and topologic mismatch errors are simulated in HSPICE and IntelliSuite, respectively. Simulations are carried out by using the TSMC model of 0.35µm CMOS Technology.","PeriodicalId":282587,"journal":{"name":"2010 18th Iranian Conference on Electrical Engineering","volume":"88 2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-05-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"On matching properties of R-2R ladders in high performance digital-to-analog converters\",\"authors\":\"S. Kazeminia, Yashar Hesamiafshar, K. Hadidi, A. Khoei\",\"doi\":\"10.1109/IRANIANCEE.2010.5507030\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper the matching properties of R-2R ladders are scrutinized in high resolution digital-to-analog converters. The error sources are categorized into systematic and topologic types in which two dominant sources of each type are precisely discussed. A handful of design considerations and effective layout techniques are proposed to reduce the distortion due to mismatch errors. Both theoretical analysis and simulation results confirm that the error induced by mismatch effect can be comparable with the LSB of the high performance DAC and should be carefully considered for high resolution digital-to-analog converters in order to preserve the desired dynamic specifications. Systematic and topologic mismatch errors are simulated in HSPICE and IntelliSuite, respectively. Simulations are carried out by using the TSMC model of 0.35µm CMOS Technology.\",\"PeriodicalId\":282587,\"journal\":{\"name\":\"2010 18th Iranian Conference on Electrical Engineering\",\"volume\":\"88 2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-05-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 18th Iranian Conference on Electrical Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRANIANCEE.2010.5507030\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 18th Iranian Conference on Electrical Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRANIANCEE.2010.5507030","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

摘要

本文研究了高分辨率数模转换器中R-2R梯形的匹配特性。将误差源分为系统型和拓扑型两类,并对每种类型的两种主要误差源进行了详细讨论。提出了一些设计注意事项和有效的布局技术,以减少由于失配误差造成的畸变。理论分析和仿真结果都证实,失配效应引起的误差可以与高性能DAC的LSB相媲美,对于高分辨率数模转换器来说,为了保持期望的动态规格,应该仔细考虑失配效应引起的误差。在HSPICE和IntelliSuite中分别模拟了系统失配误差和拓扑失配误差。采用TSMC的0.35µm CMOS技术模型进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On matching properties of R-2R ladders in high performance digital-to-analog converters
In this paper the matching properties of R-2R ladders are scrutinized in high resolution digital-to-analog converters. The error sources are categorized into systematic and topologic types in which two dominant sources of each type are precisely discussed. A handful of design considerations and effective layout techniques are proposed to reduce the distortion due to mismatch errors. Both theoretical analysis and simulation results confirm that the error induced by mismatch effect can be comparable with the LSB of the high performance DAC and should be carefully considered for high resolution digital-to-analog converters in order to preserve the desired dynamic specifications. Systematic and topologic mismatch errors are simulated in HSPICE and IntelliSuite, respectively. Simulations are carried out by using the TSMC model of 0.35µm CMOS Technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信