热诱导机械应力减小的贴片后优化

Tiantao Lu, Zhiyuan Yang, Ankur Srivastava
{"title":"热诱导机械应力减小的贴片后优化","authors":"Tiantao Lu, Zhiyuan Yang, Ankur Srivastava","doi":"10.1109/ISVLSI.2016.69","DOIUrl":null,"url":null,"abstract":"This paper presents a post-placement technique for through-silicon-via (TSV) induced thermal mechanical stress reduction. Thermal mechanical stress causes several critical failures such as material fracture (interfacial delamination and silicon substrate cracking) and TSV stress migration (SM). The von Mises stress is used as a material fracture metric. An analytical TSV SM model is used, which replaces time-consuming finite-element-method (FEM) based simulation. The von Mises stress criterion and the analytical SM model are combined to form a unified placement optimization problem to alleviate both material fracture and SM problems. Considering the TSV-induced thermal mechanical stress profile strongly depends on TSV placement and thermal profile, iterative optimizations are performed to optimize the placement of TSVs and power-dissipating gates. Results show that compared to an initial reliability-unaware 3D placement, our design achieves 2.44x longer SM mean-time-to-failure (MTTF), 23% reduction in von Mises stress, with only 3% wirelength overhead.","PeriodicalId":140647,"journal":{"name":"2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-07-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Post-Placement Optimization for Thermal-Induced Mechanical Stress Reduction\",\"authors\":\"Tiantao Lu, Zhiyuan Yang, Ankur Srivastava\",\"doi\":\"10.1109/ISVLSI.2016.69\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a post-placement technique for through-silicon-via (TSV) induced thermal mechanical stress reduction. Thermal mechanical stress causes several critical failures such as material fracture (interfacial delamination and silicon substrate cracking) and TSV stress migration (SM). The von Mises stress is used as a material fracture metric. An analytical TSV SM model is used, which replaces time-consuming finite-element-method (FEM) based simulation. The von Mises stress criterion and the analytical SM model are combined to form a unified placement optimization problem to alleviate both material fracture and SM problems. Considering the TSV-induced thermal mechanical stress profile strongly depends on TSV placement and thermal profile, iterative optimizations are performed to optimize the placement of TSVs and power-dissipating gates. Results show that compared to an initial reliability-unaware 3D placement, our design achieves 2.44x longer SM mean-time-to-failure (MTTF), 23% reduction in von Mises stress, with only 3% wirelength overhead.\",\"PeriodicalId\":140647,\"journal\":{\"name\":\"2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-07-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVLSI.2016.69\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2016.69","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文提出了一种通过硅通孔(TSV)诱导热机械应力减小的后置技术。热机械应力导致材料断裂(界面分层和硅衬底开裂)和TSV应力迁移(SM)等几种关键失效。使用von Mises应力作为材料断裂度量。采用解析式TSV SM模型,取代了耗时的有限元模拟方法。将von Mises应力准则与解析型SM模型相结合,形成统一的布局优化问题,既缓解了材料断裂问题,又缓解了SM问题。考虑到TSV引起的热机械应力分布强烈依赖于TSV的放置位置和热分布,对TSV和功耗门的放置位置进行了迭代优化。结果表明,与最初的无可靠性3D布局相比,我们的设计实现了2.44倍的SM平均故障时间(MTTF),减少了23%的von Mises应力,仅增加了3%的无线开销。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Post-Placement Optimization for Thermal-Induced Mechanical Stress Reduction
This paper presents a post-placement technique for through-silicon-via (TSV) induced thermal mechanical stress reduction. Thermal mechanical stress causes several critical failures such as material fracture (interfacial delamination and silicon substrate cracking) and TSV stress migration (SM). The von Mises stress is used as a material fracture metric. An analytical TSV SM model is used, which replaces time-consuming finite-element-method (FEM) based simulation. The von Mises stress criterion and the analytical SM model are combined to form a unified placement optimization problem to alleviate both material fracture and SM problems. Considering the TSV-induced thermal mechanical stress profile strongly depends on TSV placement and thermal profile, iterative optimizations are performed to optimize the placement of TSVs and power-dissipating gates. Results show that compared to an initial reliability-unaware 3D placement, our design achieves 2.44x longer SM mean-time-to-failure (MTTF), 23% reduction in von Mises stress, with only 3% wirelength overhead.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信