一种考虑功耗的三维集成电路分划算法

Ho-lin Chang, Hsiang-Cheng Lai, Tsu-Yun Hsueh, W. Cheng, Mely Chen Chi
{"title":"一种考虑功耗的三维集成电路分划算法","authors":"Ho-lin Chang, Hsiang-Cheng Lai, Tsu-Yun Hsueh, W. Cheng, Mely Chen Chi","doi":"10.1109/ISQED.2012.6187486","DOIUrl":null,"url":null,"abstract":"We present an effective algorithm to partition a circuit into k layers under power density constraints for 3D IC designs. Our algorithm utilizes a multilevel structure and a successive 3D aware two-way partition method to minimize the number of signal TS Vs and area overhead. A layer swapping technique is used to improve total number of signal TSVs and power TSVs. Finally, a zero-gain cell move technique is used to refine the area overhead. Our test cases are 4 industrial circuits provided in the IC/CAD 2011 contest in Taiwan [1]. Experimental results show that our results are better than those of all teams in the contest. In addition, we study the impact on signal TSVs of an extended hMetics method, simultaneous k-way partition, and successive two-way partition for k layer 3D ICs. The results show that the successive two-way partition method is superior to the other methods both in number of TSVs and run time.","PeriodicalId":205874,"journal":{"name":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"A 3D IC designs partitioning algorithm with power consideration\",\"authors\":\"Ho-lin Chang, Hsiang-Cheng Lai, Tsu-Yun Hsueh, W. Cheng, Mely Chen Chi\",\"doi\":\"10.1109/ISQED.2012.6187486\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present an effective algorithm to partition a circuit into k layers under power density constraints for 3D IC designs. Our algorithm utilizes a multilevel structure and a successive 3D aware two-way partition method to minimize the number of signal TS Vs and area overhead. A layer swapping technique is used to improve total number of signal TSVs and power TSVs. Finally, a zero-gain cell move technique is used to refine the area overhead. Our test cases are 4 industrial circuits provided in the IC/CAD 2011 contest in Taiwan [1]. Experimental results show that our results are better than those of all teams in the contest. In addition, we study the impact on signal TSVs of an extended hMetics method, simultaneous k-way partition, and successive two-way partition for k layer 3D ICs. The results show that the successive two-way partition method is superior to the other methods both in number of TSVs and run time.\",\"PeriodicalId\":205874,\"journal\":{\"name\":\"Thirteenth International Symposium on Quality Electronic Design (ISQED)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-03-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Thirteenth International Symposium on Quality Electronic Design (ISQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2012.6187486\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2012.6187486","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

我们提出了一种有效的算法,在功率密度限制下将电路划分为k层,用于3D集成电路设计。我们的算法利用多层结构和连续的三维感知双向划分方法来最小化信号TS v的数量和面积开销。采用层交换技术提高了信号tsv和功率tsv的总数。最后,采用零增益单元移动技术来细化面积开销。我们的测试用例是台湾2011年IC/CAD竞赛中提供的4个工业电路[1]。实验结果表明,我们的成绩优于所有参赛队伍。此外,我们还研究了k层3D集成电路的扩展hMetics方法、同时k-way划分和连续双向划分对信号tsv的影响。结果表明,连续双向划分方法在tsv数量和运行时间上都优于其他方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 3D IC designs partitioning algorithm with power consideration
We present an effective algorithm to partition a circuit into k layers under power density constraints for 3D IC designs. Our algorithm utilizes a multilevel structure and a successive 3D aware two-way partition method to minimize the number of signal TS Vs and area overhead. A layer swapping technique is used to improve total number of signal TSVs and power TSVs. Finally, a zero-gain cell move technique is used to refine the area overhead. Our test cases are 4 industrial circuits provided in the IC/CAD 2011 contest in Taiwan [1]. Experimental results show that our results are better than those of all teams in the contest. In addition, we study the impact on signal TSVs of an extended hMetics method, simultaneous k-way partition, and successive two-way partition for k layer 3D ICs. The results show that the successive two-way partition method is superior to the other methods both in number of TSVs and run time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信