Ajay Kumar Chowdhary, S. Srimani, Subhajit Das, K. Ghosh, H. Rahaman
{"title":"SAR ADC中电容式DAC非线性效应的估计:一个解析模型","authors":"Ajay Kumar Chowdhary, S. Srimani, Subhajit Das, K. Ghosh, H. Rahaman","doi":"10.1109/ISDCS.2019.8719248","DOIUrl":null,"url":null,"abstract":"The efficiency in terms of accuracy, power consumption, and on-chip area of Successive Approximation Register (SAR) Analog to Digital Converter (ADC) depends on the charge-redistribution Digital to Analog Converter (DAC). Thus, the optimal design of SAR ADC demands accurate design and analysis of the DAC unit. In this work, a MATLAB model of charge-redistribution DAC based on Binary Weighted with attenuation capacitor array has been presented for the design of a SAR ADC. This MATLAB based model performs statistical as well as parametric simulations including the effects of parasitic capacitances and capacitor mismatch which help in the accurate estimation of static and dynamic non-linearity of the DAC unit.","PeriodicalId":293660,"journal":{"name":"2019 2nd International Symposium on Devices, Circuits and Systems (ISDCS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Estimation of non-linear effects for Capacitive DAC in SAR ADC: An Analytical Model\",\"authors\":\"Ajay Kumar Chowdhary, S. Srimani, Subhajit Das, K. Ghosh, H. Rahaman\",\"doi\":\"10.1109/ISDCS.2019.8719248\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The efficiency in terms of accuracy, power consumption, and on-chip area of Successive Approximation Register (SAR) Analog to Digital Converter (ADC) depends on the charge-redistribution Digital to Analog Converter (DAC). Thus, the optimal design of SAR ADC demands accurate design and analysis of the DAC unit. In this work, a MATLAB model of charge-redistribution DAC based on Binary Weighted with attenuation capacitor array has been presented for the design of a SAR ADC. This MATLAB based model performs statistical as well as parametric simulations including the effects of parasitic capacitances and capacitor mismatch which help in the accurate estimation of static and dynamic non-linearity of the DAC unit.\",\"PeriodicalId\":293660,\"journal\":{\"name\":\"2019 2nd International Symposium on Devices, Circuits and Systems (ISDCS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 2nd International Symposium on Devices, Circuits and Systems (ISDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISDCS.2019.8719248\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 2nd International Symposium on Devices, Circuits and Systems (ISDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISDCS.2019.8719248","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Estimation of non-linear effects for Capacitive DAC in SAR ADC: An Analytical Model
The efficiency in terms of accuracy, power consumption, and on-chip area of Successive Approximation Register (SAR) Analog to Digital Converter (ADC) depends on the charge-redistribution Digital to Analog Converter (DAC). Thus, the optimal design of SAR ADC demands accurate design and analysis of the DAC unit. In this work, a MATLAB model of charge-redistribution DAC based on Binary Weighted with attenuation capacitor array has been presented for the design of a SAR ADC. This MATLAB based model performs statistical as well as parametric simulations including the effects of parasitic capacitances and capacitor mismatch which help in the accurate estimation of static and dynamic non-linearity of the DAC unit.