细粒度睡眠晶体管方案的动态状态保持触发器

S. Henzler, Thomas Nirschi, C. Pacha, Peter Spindler, P. Teichmann, M. Fulde, J. Fischer, M. Eireiner, T. Fischer, G. Georgakos, J. Berthold, D. Schmitt-Landsiedel
{"title":"细粒度睡眠晶体管方案的动态状态保持触发器","authors":"S. Henzler, Thomas Nirschi, C. Pacha, Peter Spindler, P. Teichmann, M. Fulde, J. Fischer, M. Eireiner, T. Fischer, G. Georgakos, J. Berthold, D. Schmitt-Landsiedel","doi":"10.1109/ESSCIR.2005.1541580","DOIUrl":null,"url":null,"abstract":"Fine-grained sleep transistor scheme is the rigorous application of power gating to reduce standby power consumption in idle circuit blocks. Small circuit blocks are suspended for a short time while they are temporarily not needed. A sense amplifier based state retention flip-flop preserving the logical state of the circuit during this short idle times is proposed, that requires neither additional control signals nor an additional power supply for its state retention functionality and can be integrated into a standard design flow without any modifications. The trade-off between propagation delay and retention time is derived analytically. Retention times in the range of milliseconds can be achieved with D-to-Q delays of 100ps to 200ps.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"57 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Dynamic state-retention flip flop for fine-grained sleep-transistor scheme\",\"authors\":\"S. Henzler, Thomas Nirschi, C. Pacha, Peter Spindler, P. Teichmann, M. Fulde, J. Fischer, M. Eireiner, T. Fischer, G. Georgakos, J. Berthold, D. Schmitt-Landsiedel\",\"doi\":\"10.1109/ESSCIR.2005.1541580\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Fine-grained sleep transistor scheme is the rigorous application of power gating to reduce standby power consumption in idle circuit blocks. Small circuit blocks are suspended for a short time while they are temporarily not needed. A sense amplifier based state retention flip-flop preserving the logical state of the circuit during this short idle times is proposed, that requires neither additional control signals nor an additional power supply for its state retention functionality and can be integrated into a standard design flow without any modifications. The trade-off between propagation delay and retention time is derived analytically. Retention times in the range of milliseconds can be achieved with D-to-Q delays of 100ps to 200ps.\",\"PeriodicalId\":239980,\"journal\":{\"name\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"volume\":\"57 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2005.1541580\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541580","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

细粒度休眠晶体管方案是严格应用功率门控来降低空闲电路块的待机功耗。小电路块在暂时不需要时被暂停一小段时间。提出了一种基于感测放大器的状态保持触发器,在这种短空闲时间内保持电路的逻辑状态,既不需要额外的控制信号,也不需要额外的电源来实现其状态保持功能,并且可以集成到标准设计流程中,无需任何修改。分析了传播延迟和保持时间之间的权衡关系。保持时间在毫秒范围内可以实现D-to-Q延迟为100ps到200ps。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Dynamic state-retention flip flop for fine-grained sleep-transistor scheme
Fine-grained sleep transistor scheme is the rigorous application of power gating to reduce standby power consumption in idle circuit blocks. Small circuit blocks are suspended for a short time while they are temporarily not needed. A sense amplifier based state retention flip-flop preserving the logical state of the circuit during this short idle times is proposed, that requires neither additional control signals nor an additional power supply for its state retention functionality and can be integrated into a standard design flow without any modifications. The trade-off between propagation delay and retention time is derived analytically. Retention times in the range of milliseconds can be achieved with D-to-Q delays of 100ps to 200ps.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信