S. Henzler, Thomas Nirschi, C. Pacha, Peter Spindler, P. Teichmann, M. Fulde, J. Fischer, M. Eireiner, T. Fischer, G. Georgakos, J. Berthold, D. Schmitt-Landsiedel
{"title":"细粒度睡眠晶体管方案的动态状态保持触发器","authors":"S. Henzler, Thomas Nirschi, C. Pacha, Peter Spindler, P. Teichmann, M. Fulde, J. Fischer, M. Eireiner, T. Fischer, G. Georgakos, J. Berthold, D. Schmitt-Landsiedel","doi":"10.1109/ESSCIR.2005.1541580","DOIUrl":null,"url":null,"abstract":"Fine-grained sleep transistor scheme is the rigorous application of power gating to reduce standby power consumption in idle circuit blocks. Small circuit blocks are suspended for a short time while they are temporarily not needed. A sense amplifier based state retention flip-flop preserving the logical state of the circuit during this short idle times is proposed, that requires neither additional control signals nor an additional power supply for its state retention functionality and can be integrated into a standard design flow without any modifications. The trade-off between propagation delay and retention time is derived analytically. Retention times in the range of milliseconds can be achieved with D-to-Q delays of 100ps to 200ps.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"57 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Dynamic state-retention flip flop for fine-grained sleep-transistor scheme\",\"authors\":\"S. Henzler, Thomas Nirschi, C. Pacha, Peter Spindler, P. Teichmann, M. Fulde, J. Fischer, M. Eireiner, T. Fischer, G. Georgakos, J. Berthold, D. Schmitt-Landsiedel\",\"doi\":\"10.1109/ESSCIR.2005.1541580\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Fine-grained sleep transistor scheme is the rigorous application of power gating to reduce standby power consumption in idle circuit blocks. Small circuit blocks are suspended for a short time while they are temporarily not needed. A sense amplifier based state retention flip-flop preserving the logical state of the circuit during this short idle times is proposed, that requires neither additional control signals nor an additional power supply for its state retention functionality and can be integrated into a standard design flow without any modifications. The trade-off between propagation delay and retention time is derived analytically. Retention times in the range of milliseconds can be achieved with D-to-Q delays of 100ps to 200ps.\",\"PeriodicalId\":239980,\"journal\":{\"name\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"volume\":\"57 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2005.1541580\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541580","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Dynamic state-retention flip flop for fine-grained sleep-transistor scheme
Fine-grained sleep transistor scheme is the rigorous application of power gating to reduce standby power consumption in idle circuit blocks. Small circuit blocks are suspended for a short time while they are temporarily not needed. A sense amplifier based state retention flip-flop preserving the logical state of the circuit during this short idle times is proposed, that requires neither additional control signals nor an additional power supply for its state retention functionality and can be integrated into a standard design flow without any modifications. The trade-off between propagation delay and retention time is derived analytically. Retention times in the range of milliseconds can be achieved with D-to-Q delays of 100ps to 200ps.