伺服控制器电流控制回路的面积高效可重构结构

S. Shreyas, L. Vachhani
{"title":"伺服控制器电流控制回路的面积高效可重构结构","authors":"S. Shreyas, L. Vachhani","doi":"10.1109/ICIINFS.2012.6304826","DOIUrl":null,"url":null,"abstract":"The paper presents a novel reconfigurable architecture for the current control loop for controlling AC servo motors. The various functions of current control loop namely vector control algorithm, current sampling, space vector pulse width modulation and Proportional plus Integral (PI) algorithm are implemented as separate modules. The modular approach of implementation identifies multiple usage of the Coordinate Rotation Digital Computer (CORDIC) block. The paper reports the reduction in the area consumption by reusing the CORDIC block without affecting the speed of operation. The FPGA (Field Programmable Gate Array) implementation proposed in this paper also provides a real-time and online percentage duty cycle calculation scheme for variable frequency PWM wave. The proposed scheme implements division using CORDIC so that a small amount of FPGA area is consumed. This allows other modules that are using the duty cycle input to be implemented on the same FPGA. Modes in which CORDIC is used are: Rotation mode for calculating Park and inverse Park transform and Linear mode for calculating division. Pulse width and time period of the input Pulse Width Modulated (PWM) wave are measured using the conventional counter method. The paper proposes a novel event generation scheme for operating these counters. The proposed scheme is also useful where a jitter exists in time period of input PWM wave. Another contribution of this paper is in identifying common calculations in Space Vector Pulse Width Modulation (SVPWM) generation in order to save FPGA area.","PeriodicalId":171993,"journal":{"name":"2012 IEEE 7th International Conference on Industrial and Information Systems (ICIIS)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-09-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Area efficient reconfigurable architecture for current control loop of a servo controller\",\"authors\":\"S. Shreyas, L. Vachhani\",\"doi\":\"10.1109/ICIINFS.2012.6304826\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper presents a novel reconfigurable architecture for the current control loop for controlling AC servo motors. The various functions of current control loop namely vector control algorithm, current sampling, space vector pulse width modulation and Proportional plus Integral (PI) algorithm are implemented as separate modules. The modular approach of implementation identifies multiple usage of the Coordinate Rotation Digital Computer (CORDIC) block. The paper reports the reduction in the area consumption by reusing the CORDIC block without affecting the speed of operation. The FPGA (Field Programmable Gate Array) implementation proposed in this paper also provides a real-time and online percentage duty cycle calculation scheme for variable frequency PWM wave. The proposed scheme implements division using CORDIC so that a small amount of FPGA area is consumed. This allows other modules that are using the duty cycle input to be implemented on the same FPGA. Modes in which CORDIC is used are: Rotation mode for calculating Park and inverse Park transform and Linear mode for calculating division. Pulse width and time period of the input Pulse Width Modulated (PWM) wave are measured using the conventional counter method. The paper proposes a novel event generation scheme for operating these counters. The proposed scheme is also useful where a jitter exists in time period of input PWM wave. Another contribution of this paper is in identifying common calculations in Space Vector Pulse Width Modulation (SVPWM) generation in order to save FPGA area.\",\"PeriodicalId\":171993,\"journal\":{\"name\":\"2012 IEEE 7th International Conference on Industrial and Information Systems (ICIIS)\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-09-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE 7th International Conference on Industrial and Information Systems (ICIIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIINFS.2012.6304826\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 7th International Conference on Industrial and Information Systems (ICIIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIINFS.2012.6304826","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种控制交流伺服电机电流控制回路的可重构结构。电流控制回路的各种功能即矢量控制算法、电流采样、空间矢量脉宽调制和比例加积分(PI)算法作为单独的模块实现。模块化的实现方法确定了坐标旋转数字计算机(CORDIC)块的多种用途。本文报道了在不影响操作速度的情况下,通过重用CORDIC块来减少面积消耗。本文提出的FPGA(现场可编程门阵列)实现还提供了一种实时在线的变频PWM波占空比计算方案。该方案采用CORDIC进行分割,减少了FPGA的占用面积。这允许使用占空比输入的其他模块在同一FPGA上实现。使用CORDIC的模式有:计算Park和逆Park变换的旋转模式和计算除法的线性模式。采用传统的计数器法测量输入脉宽调制(PWM)波的脉宽和周期。本文提出了一种操作这些计数器的新的事件生成方案。该方法也适用于输入PWM波形存在抖动的情况。本文的另一个贡献是确定了空间矢量脉宽调制(SVPWM)生成中的常见计算,以节省FPGA面积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Area efficient reconfigurable architecture for current control loop of a servo controller
The paper presents a novel reconfigurable architecture for the current control loop for controlling AC servo motors. The various functions of current control loop namely vector control algorithm, current sampling, space vector pulse width modulation and Proportional plus Integral (PI) algorithm are implemented as separate modules. The modular approach of implementation identifies multiple usage of the Coordinate Rotation Digital Computer (CORDIC) block. The paper reports the reduction in the area consumption by reusing the CORDIC block without affecting the speed of operation. The FPGA (Field Programmable Gate Array) implementation proposed in this paper also provides a real-time and online percentage duty cycle calculation scheme for variable frequency PWM wave. The proposed scheme implements division using CORDIC so that a small amount of FPGA area is consumed. This allows other modules that are using the duty cycle input to be implemented on the same FPGA. Modes in which CORDIC is used are: Rotation mode for calculating Park and inverse Park transform and Linear mode for calculating division. Pulse width and time period of the input Pulse Width Modulated (PWM) wave are measured using the conventional counter method. The paper proposes a novel event generation scheme for operating these counters. The proposed scheme is also useful where a jitter exists in time period of input PWM wave. Another contribution of this paper is in identifying common calculations in Space Vector Pulse Width Modulation (SVPWM) generation in order to save FPGA area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信