垂直堆叠纳米片pMOS器件ztc点分析

Carlos H. S. Coelho, J. Martino, E. Simoen, A. Veloso, P. Agopian
{"title":"垂直堆叠纳米片pMOS器件ztc点分析","authors":"Carlos H. S. Coelho, J. Martino, E. Simoen, A. Veloso, P. Agopian","doi":"10.1109/LAEDC51812.2021.9437935","DOIUrl":null,"url":null,"abstract":"This paper shows an experimental analysis of the zero-temperature coefficient (ZTC) bias point of vertically stacked gate-all-around nanosheet pMOS devices (GAA-NS) for different channel lengths (L), in linear and saturation regions. The gate voltage at ZTC point (VZTC) experimental results are compared with the values obtained by analytical model (CM-ZTC model) in order to evaluate the behavior of the ZTC of the GAA-NS pMOS transistors. The comparison between the data from the CM-ZTC model and the experimental values resulted a difference smaller than 7% when operating in linear region, which means that the behavior of GAA-NS in ZTC point can be well described through the mobility degradation and threshold voltage shift basic models like in planar fully depleted SOI devices. However, in saturation region the difference increases substantially due to the high series resistance, and in case of 28 nm channel devices, due to the short-channel effect (SCE), which is not considered in the analytical model. But the experimental VZTC in saturation region does not change too much (|VZTZ| ≅ 0.75V with standard deviation ≅ 0.06V) for all studied devices (from 200 nm down to 28 nm channel lengths) which means that the GAA-NS is a trusted device for analog circuits biased at ZTC point.","PeriodicalId":112590,"journal":{"name":"2021 IEEE Latin America Electron Devices Conference (LAEDC)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Analysis of the ZTC-Point for Vertically Stacked Nanosheet pMOS Devices\",\"authors\":\"Carlos H. S. Coelho, J. Martino, E. Simoen, A. Veloso, P. Agopian\",\"doi\":\"10.1109/LAEDC51812.2021.9437935\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper shows an experimental analysis of the zero-temperature coefficient (ZTC) bias point of vertically stacked gate-all-around nanosheet pMOS devices (GAA-NS) for different channel lengths (L), in linear and saturation regions. The gate voltage at ZTC point (VZTC) experimental results are compared with the values obtained by analytical model (CM-ZTC model) in order to evaluate the behavior of the ZTC of the GAA-NS pMOS transistors. The comparison between the data from the CM-ZTC model and the experimental values resulted a difference smaller than 7% when operating in linear region, which means that the behavior of GAA-NS in ZTC point can be well described through the mobility degradation and threshold voltage shift basic models like in planar fully depleted SOI devices. However, in saturation region the difference increases substantially due to the high series resistance, and in case of 28 nm channel devices, due to the short-channel effect (SCE), which is not considered in the analytical model. But the experimental VZTC in saturation region does not change too much (|VZTZ| ≅ 0.75V with standard deviation ≅ 0.06V) for all studied devices (from 200 nm down to 28 nm channel lengths) which means that the GAA-NS is a trusted device for analog circuits biased at ZTC point.\",\"PeriodicalId\":112590,\"journal\":{\"name\":\"2021 IEEE Latin America Electron Devices Conference (LAEDC)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-04-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE Latin America Electron Devices Conference (LAEDC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LAEDC51812.2021.9437935\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE Latin America Electron Devices Conference (LAEDC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LAEDC51812.2021.9437935","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文对不同通道长度(L)下垂直堆叠栅极-全方位纳米片pMOS器件(GAA-NS)在线性区和饱和区的零温度系数(ZTC)偏置点进行了实验分析。为了评价GAA-NS pMOS晶体管ZTC的性能,将ZTC点栅极电压(VZTC)实验结果与解析模型(CM-ZTC模型)所得值进行了比较。CM-ZTC模型数据与实验数据在线性区域的差异小于7%,说明GAA-NS在ZTC点的行为可以通过平面全耗尽SOI器件的迁移率退化和阈值电压移基本模型很好地描述。然而,在饱和区域,由于串联电阻高,差异显著增加,对于28 nm通道器件,由于短通道效应(SCE),这在分析模型中没有考虑。在200 nm到28 nm的通道长度范围内,饱和区的实验VZTC变化不大(|VZTZ| = 0.75V,标准差= 0.06V),表明GAA-NS是一种可靠的模拟电路偏置ZTC点的器件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis of the ZTC-Point for Vertically Stacked Nanosheet pMOS Devices
This paper shows an experimental analysis of the zero-temperature coefficient (ZTC) bias point of vertically stacked gate-all-around nanosheet pMOS devices (GAA-NS) for different channel lengths (L), in linear and saturation regions. The gate voltage at ZTC point (VZTC) experimental results are compared with the values obtained by analytical model (CM-ZTC model) in order to evaluate the behavior of the ZTC of the GAA-NS pMOS transistors. The comparison between the data from the CM-ZTC model and the experimental values resulted a difference smaller than 7% when operating in linear region, which means that the behavior of GAA-NS in ZTC point can be well described through the mobility degradation and threshold voltage shift basic models like in planar fully depleted SOI devices. However, in saturation region the difference increases substantially due to the high series resistance, and in case of 28 nm channel devices, due to the short-channel effect (SCE), which is not considered in the analytical model. But the experimental VZTC in saturation region does not change too much (|VZTZ| ≅ 0.75V with standard deviation ≅ 0.06V) for all studied devices (from 200 nm down to 28 nm channel lengths) which means that the GAA-NS is a trusted device for analog circuits biased at ZTC point.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信