粗粒可重构阵列中高速乘法器的集成

Stavros Georgiopoulos, G. Dimitroulakos, C. Goutis
{"title":"粗粒可重构阵列中高速乘法器的集成","authors":"Stavros Georgiopoulos, G. Dimitroulakos, C. Goutis","doi":"10.1109/ISSOC.2008.4694885","DOIUrl":null,"url":null,"abstract":"The efficiency of a Coarse Grained Reconfigurable Array architecture in terms of performance and hardware cost is hard to be determined. Until now, few case studies have been published to determine the impact of the architecture parameters on the Instructions per Cycle and the architecture area. However, none of those have considered the impact of multipliers embedded in the Processing Elements of Coarse Grain Reconfigurable Array architectures. This paper focuses on multipliers both from the compiler and the architecture perspective. An already existing exploration framework has been used for our study. It consists of two parts: a) an existing retargetable compiler from which the mapping efficiency is estimated and b) from the parametric realization of the coarse grained reconfigurable array in hardware description language (VHDL). The latter is used as input in the Synopsys Design Compiler for the estimation of the area and clock frequency of each architecture instance. The system has been realized using the 0.13 mum process of ASIC technology. The experiments report the system area, clock frequency and performance for different embedded multipliers.","PeriodicalId":168022,"journal":{"name":"2008 International Symposium on System-on-Chip","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Integrating high speed multipliers in Coarse Grain Reconfigurable Arrays\",\"authors\":\"Stavros Georgiopoulos, G. Dimitroulakos, C. Goutis\",\"doi\":\"10.1109/ISSOC.2008.4694885\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The efficiency of a Coarse Grained Reconfigurable Array architecture in terms of performance and hardware cost is hard to be determined. Until now, few case studies have been published to determine the impact of the architecture parameters on the Instructions per Cycle and the architecture area. However, none of those have considered the impact of multipliers embedded in the Processing Elements of Coarse Grain Reconfigurable Array architectures. This paper focuses on multipliers both from the compiler and the architecture perspective. An already existing exploration framework has been used for our study. It consists of two parts: a) an existing retargetable compiler from which the mapping efficiency is estimated and b) from the parametric realization of the coarse grained reconfigurable array in hardware description language (VHDL). The latter is used as input in the Synopsys Design Compiler for the estimation of the area and clock frequency of each architecture instance. The system has been realized using the 0.13 mum process of ASIC technology. The experiments report the system area, clock frequency and performance for different embedded multipliers.\",\"PeriodicalId\":168022,\"journal\":{\"name\":\"2008 International Symposium on System-on-Chip\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Symposium on System-on-Chip\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSOC.2008.4694885\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Symposium on System-on-Chip","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSOC.2008.4694885","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

粗粒度可重构阵列架构在性能和硬件成本方面的效率很难确定。到目前为止,已经发表了几个案例研究来确定体系结构参数对每周期指令和体系结构区域的影响。然而,这些都没有考虑到嵌入在粗粒度可重构阵列架构处理元素中的乘数器的影响。本文从编译器和体系结构两个角度对乘数器进行了研究。我们的研究使用了一个已经存在的勘探框架。它由两部分组成:一是现有的可重构编译器,用来估计映射效率;二是粗粒度可重构阵列在硬件描述语言(VHDL)中的参数化实现。后者用作Synopsys设计编译器的输入,用于估计每个架构实例的面积和时钟频率。该系统采用0.13 μ m的ASIC工艺实现。实验报告了不同嵌入式乘法器的系统面积、时钟频率和性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Integrating high speed multipliers in Coarse Grain Reconfigurable Arrays
The efficiency of a Coarse Grained Reconfigurable Array architecture in terms of performance and hardware cost is hard to be determined. Until now, few case studies have been published to determine the impact of the architecture parameters on the Instructions per Cycle and the architecture area. However, none of those have considered the impact of multipliers embedded in the Processing Elements of Coarse Grain Reconfigurable Array architectures. This paper focuses on multipliers both from the compiler and the architecture perspective. An already existing exploration framework has been used for our study. It consists of two parts: a) an existing retargetable compiler from which the mapping efficiency is estimated and b) from the parametric realization of the coarse grained reconfigurable array in hardware description language (VHDL). The latter is used as input in the Synopsys Design Compiler for the estimation of the area and clock frequency of each architecture instance. The system has been realized using the 0.13 mum process of ASIC technology. The experiments report the system area, clock frequency and performance for different embedded multipliers.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信