从高级规格生成ASIC

M. Benmohammed, S. Merniz
{"title":"从高级规格生成ASIC","authors":"M. Benmohammed, S. Merniz","doi":"10.1109/ICIT.2004.1490742","DOIUrl":null,"url":null,"abstract":"Design complexity has been increasing exponentially this last decade. In order to cope with such an increase and to keep up designers productivity, higher level specifications were required. Moreover, new synthesis systems, starting with a high level specification, have been developed in order to automate and speed up electronic design. Existing techniques in high-level synthesis mostly assume a simple controller architecture model in the form of a single FSM. However, in reality more complex controller architectures are often used. On the other hand, in the case of programmable processors, the controller architecture is largely defined by the available control-flow instructions in the instruction set. With the wider acceptance of behavioral synthesis, the application of these methods for the design of programmable controllers is of fundamental importance in embedded system technology. This paper describes an important extension of an existing architectural synthesis system targeting the generation of ASIP reprogrammable architectures. The designer can then generate both style of architecture, hardwired and programmable, using the same synthesis system and can quickly evaluate the trade-offs of hardware decisions.","PeriodicalId":136064,"journal":{"name":"2004 IEEE International Conference on Industrial Technology, 2004. IEEE ICIT '04.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"ASIC generation from high-level specification\",\"authors\":\"M. Benmohammed, S. Merniz\",\"doi\":\"10.1109/ICIT.2004.1490742\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Design complexity has been increasing exponentially this last decade. In order to cope with such an increase and to keep up designers productivity, higher level specifications were required. Moreover, new synthesis systems, starting with a high level specification, have been developed in order to automate and speed up electronic design. Existing techniques in high-level synthesis mostly assume a simple controller architecture model in the form of a single FSM. However, in reality more complex controller architectures are often used. On the other hand, in the case of programmable processors, the controller architecture is largely defined by the available control-flow instructions in the instruction set. With the wider acceptance of behavioral synthesis, the application of these methods for the design of programmable controllers is of fundamental importance in embedded system technology. This paper describes an important extension of an existing architectural synthesis system targeting the generation of ASIP reprogrammable architectures. The designer can then generate both style of architecture, hardwired and programmable, using the same synthesis system and can quickly evaluate the trade-offs of hardware decisions.\",\"PeriodicalId\":136064,\"journal\":{\"name\":\"2004 IEEE International Conference on Industrial Technology, 2004. IEEE ICIT '04.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2004 IEEE International Conference on Industrial Technology, 2004. IEEE ICIT '04.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIT.2004.1490742\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 IEEE International Conference on Industrial Technology, 2004. IEEE ICIT '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIT.2004.1490742","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在过去的十年里,设计的复杂性呈指数级增长。为了应对这种增长并保持设计师的生产力,需要更高水平的规格。此外,为了自动化和加速电子设计,新的合成系统从高水平规范开始开发。现有的高级综合技术大多采用单一FSM形式的简单控制器体系结构模型。然而,在现实中,经常使用更复杂的控制器体系结构。另一方面,在可编程处理器的情况下,控制器架构在很大程度上是由指令集中可用的控制流指令定义的。随着行为综合的广泛接受,将这些方法应用于可编程控制器的设计在嵌入式系统技术中具有重要的基础意义。本文描述了一个针对生成ASIP可重编程体系结构的现有体系结构综合系统的重要扩展。然后,设计师可以使用相同的合成系统生成两种风格的架构,硬连线和可编程,并可以快速评估硬件决策的权衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
ASIC generation from high-level specification
Design complexity has been increasing exponentially this last decade. In order to cope with such an increase and to keep up designers productivity, higher level specifications were required. Moreover, new synthesis systems, starting with a high level specification, have been developed in order to automate and speed up electronic design. Existing techniques in high-level synthesis mostly assume a simple controller architecture model in the form of a single FSM. However, in reality more complex controller architectures are often used. On the other hand, in the case of programmable processors, the controller architecture is largely defined by the available control-flow instructions in the instruction set. With the wider acceptance of behavioral synthesis, the application of these methods for the design of programmable controllers is of fundamental importance in embedded system technology. This paper describes an important extension of an existing architectural synthesis system targeting the generation of ASIP reprogrammable architectures. The designer can then generate both style of architecture, hardwired and programmable, using the same synthesis system and can quickly evaluate the trade-offs of hardware decisions.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信