延迟可测试性设计方法在高速逻辑lsi中的应用

K. Hatayama, M. Ikeda, M. Takakura, Satoshi Uchiyama, Y. Sakamoto
{"title":"延迟可测试性设计方法在高速逻辑lsi中的应用","authors":"K. Hatayama, M. Ikeda, M. Takakura, Satoshi Uchiyama, Y. Sakamoto","doi":"10.1109/ATS.1997.643944","DOIUrl":null,"url":null,"abstract":"This paper presents a design for delay testability approach to improve delay fault coverage for high speed logic LSIs. In order to simplify the model for delay test generation from two stage combinational circuit model to ordinary combinational circuit model, we add an extra latch, called sub-latch for each scannable flip-flop. A procedure for delay test generation is also developed to establish high fault coverage. The results for a practical application to logic LSIs used in mainframe computers is given to illustrate the effectiveness of our approach.","PeriodicalId":330767,"journal":{"name":"Proceedings Sixth Asian Test Symposium (ATS'97)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-11-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Application of a design for delay testability approach to high speed logic LSIs\",\"authors\":\"K. Hatayama, M. Ikeda, M. Takakura, Satoshi Uchiyama, Y. Sakamoto\",\"doi\":\"10.1109/ATS.1997.643944\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a design for delay testability approach to improve delay fault coverage for high speed logic LSIs. In order to simplify the model for delay test generation from two stage combinational circuit model to ordinary combinational circuit model, we add an extra latch, called sub-latch for each scannable flip-flop. A procedure for delay test generation is also developed to establish high fault coverage. The results for a practical application to logic LSIs used in mainframe computers is given to illustrate the effectiveness of our approach.\",\"PeriodicalId\":330767,\"journal\":{\"name\":\"Proceedings Sixth Asian Test Symposium (ATS'97)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-11-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Sixth Asian Test Symposium (ATS'97)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.1997.643944\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Sixth Asian Test Symposium (ATS'97)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.1997.643944","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

为提高高速逻辑lsi的延迟故障覆盖率,提出了一种延迟可测试性设计方法。为了将延时测试产生模型从两级组合电路模型简化为普通组合电路模型,我们在每个可扫描触发器上额外增加一个锁存器,称为子锁存器。为了实现高故障覆盖率,还开发了延迟测试生成程序。最后给出了在大型计算机中使用的逻辑lsi的实际应用结果,以说明我们方法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Application of a design for delay testability approach to high speed logic LSIs
This paper presents a design for delay testability approach to improve delay fault coverage for high speed logic LSIs. In order to simplify the model for delay test generation from two stage combinational circuit model to ordinary combinational circuit model, we add an extra latch, called sub-latch for each scannable flip-flop. A procedure for delay test generation is also developed to establish high fault coverage. The results for a practical application to logic LSIs used in mainframe computers is given to illustrate the effectiveness of our approach.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信