冲浪互连

M. Greenstreet, Jihong Ren
{"title":"冲浪互连","authors":"M. Greenstreet, Jihong Ren","doi":"10.1109/ASYNC.2006.28","DOIUrl":null,"url":null,"abstract":"We present a novel approach to long-wire signalling. We use the traditional division of long wires into buffered segments, but the delay of each buffer is modulated by signals derived from a timing chain. This creates a circuit element whose timing behaviour is between that of an inverter and that of a latch. We call these \"soft latches\". We demonstrate the advantages of our approach by comparing it with synchronous and asynchronous interconnect pipelining. We present results from HSPICE simulations to evaluate the robustness of our circuits","PeriodicalId":221135,"journal":{"name":"12th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC'06)","volume":"42 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-03-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"20","resultStr":"{\"title\":\"Surfing interconnect\",\"authors\":\"M. Greenstreet, Jihong Ren\",\"doi\":\"10.1109/ASYNC.2006.28\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present a novel approach to long-wire signalling. We use the traditional division of long wires into buffered segments, but the delay of each buffer is modulated by signals derived from a timing chain. This creates a circuit element whose timing behaviour is between that of an inverter and that of a latch. We call these \\\"soft latches\\\". We demonstrate the advantages of our approach by comparing it with synchronous and asynchronous interconnect pipelining. We present results from HSPICE simulations to evaluate the robustness of our circuits\",\"PeriodicalId\":221135,\"journal\":{\"name\":\"12th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC'06)\",\"volume\":\"42 6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-03-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"20\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"12th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC'06)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASYNC.2006.28\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"12th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASYNC.2006.28","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 20

摘要

我们提出了一种新的方法来长线信号。我们使用传统的将长导线划分为缓冲段,但每个缓冲区的延迟由来自时序链的信号调制。这就产生了一个电路元件,其时序行为介于逆变器和锁存器之间。我们称之为“软锁”。我们通过将其与同步和异步互连流水线进行比较来证明我们的方法的优点。我们给出了HSPICE模拟的结果来评估我们电路的鲁棒性
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Surfing interconnect
We present a novel approach to long-wire signalling. We use the traditional division of long wires into buffered segments, but the delay of each buffer is modulated by signals derived from a timing chain. This creates a circuit element whose timing behaviour is between that of an inverter and that of a latch. We call these "soft latches". We demonstrate the advantages of our approach by comparing it with synchronous and asynchronous interconnect pipelining. We present results from HSPICE simulations to evaluate the robustness of our circuits
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信