CMOS模拟乘法器免于迁移率降低

K. Dejhan, N. Suwanchatree, P.P.I. Chaisayun
{"title":"CMOS模拟乘法器免于迁移率降低","authors":"K. Dejhan, N. Suwanchatree, P.P.I. Chaisayun","doi":"10.1109/ISCIT.2004.1412442","DOIUrl":null,"url":null,"abstract":"In this paper, a CMOS analog multiplier circuit is proposed. It consists of eight voltage subtractors, four voltage sources and a multiplier cell. Its major advantage is its freedom from mobility reduction, so it has low total harmonic distortion (THD). For the proposed multiplier cell, its inputs are applied to the drains of the input cell transistors through the voltage sources. Their gates are fixed to the same bias voltage to remove the effect of mobility reduction. The simulation results show that the THD is less than 0.13% for 0.8 V/sub P-P/ input signal at 2.5 V supply voltage, and that the -3 dB bandwidth is up to 38 MHz.","PeriodicalId":237047,"journal":{"name":"IEEE International Symposium on Communications and Information Technology, 2004. ISCIT 2004.","volume":"108 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"The CMOS analog multiplier free from mobility reduction\",\"authors\":\"K. Dejhan, N. Suwanchatree, P.P.I. Chaisayun\",\"doi\":\"10.1109/ISCIT.2004.1412442\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a CMOS analog multiplier circuit is proposed. It consists of eight voltage subtractors, four voltage sources and a multiplier cell. Its major advantage is its freedom from mobility reduction, so it has low total harmonic distortion (THD). For the proposed multiplier cell, its inputs are applied to the drains of the input cell transistors through the voltage sources. Their gates are fixed to the same bias voltage to remove the effect of mobility reduction. The simulation results show that the THD is less than 0.13% for 0.8 V/sub P-P/ input signal at 2.5 V supply voltage, and that the -3 dB bandwidth is up to 38 MHz.\",\"PeriodicalId\":237047,\"journal\":{\"name\":\"IEEE International Symposium on Communications and Information Technology, 2004. ISCIT 2004.\",\"volume\":\"108 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE International Symposium on Communications and Information Technology, 2004. ISCIT 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCIT.2004.1412442\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Symposium on Communications and Information Technology, 2004. ISCIT 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCIT.2004.1412442","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文提出了一种CMOS模拟乘法器电路。它由8个电压减法器、4个电压源和一个倍增器单元组成。它的主要优点是不受迁移率降低的影响,因此具有较低的总谐波失真(THD)。对于所提出的乘法器单元,其输入通过电压源施加到输入单元晶体管的漏极。它们的栅极固定在相同的偏置电压上,以消除迁移率降低的影响。仿真结果表明,在2.5 V电源电压下,当输入信号为0.8 V/sub P-P/时,THD小于0.13%,且-3 dB带宽高达38 MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The CMOS analog multiplier free from mobility reduction
In this paper, a CMOS analog multiplier circuit is proposed. It consists of eight voltage subtractors, four voltage sources and a multiplier cell. Its major advantage is its freedom from mobility reduction, so it has low total harmonic distortion (THD). For the proposed multiplier cell, its inputs are applied to the drains of the input cell transistors through the voltage sources. Their gates are fixed to the same bias voltage to remove the effect of mobility reduction. The simulation results show that the THD is less than 0.13% for 0.8 V/sub P-P/ input signal at 2.5 V supply voltage, and that the -3 dB bandwidth is up to 38 MHz.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信