M. Dammann, H. Czap, J. Ruster, M. Baeumler, F. Gutle, P. Waltereit, F. Benkhelifa, R. Reiner, M. Casar, H. Konstanzer, S. Muller, R. Quay, M. Mikulla, O. Ambacher
{"title":"用于高压开关应用的GaN hemt的反向偏置应力测试","authors":"M. Dammann, H. Czap, J. Ruster, M. Baeumler, F. Gutle, P. Waltereit, F. Benkhelifa, R. Reiner, M. Casar, H. Konstanzer, S. Muller, R. Quay, M. Mikulla, O. Ambacher","doi":"10.1109/IIRW.2012.6468930","DOIUrl":null,"url":null,"abstract":"The degradation of packaged GaN HEMTs for high power applications has been studied under long term reverse bias step stress tests. Increases of leakage current and dynamic Ron resistance have been found. This degradation is possibly caused by the formation of localized defects which have been observed by backside electroluminescence imaging. In addition the effect of device layout and substrate material on the dynamic Ron as well as its temperature, recovery behavior, and drain voltage dependence have been investigated on wafer-level. The recovery behavior and the temperature dependence indicate that the dynamic Ron resistance increase is caused by surface or buffer carrier trapping. By reducing the buffer trap density the dynamic Ron resistance was reduced. A slightly higher dynamic Ron of GaN HEMTs on silicon compared to transistors on SiC substrate has been observed.","PeriodicalId":165120,"journal":{"name":"2012 IEEE International Integrated Reliability Workshop Final Report","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Reverse bias stress test of GaN HEMTs for high-voltage switching applications\",\"authors\":\"M. Dammann, H. Czap, J. Ruster, M. Baeumler, F. Gutle, P. Waltereit, F. Benkhelifa, R. Reiner, M. Casar, H. Konstanzer, S. Muller, R. Quay, M. Mikulla, O. Ambacher\",\"doi\":\"10.1109/IIRW.2012.6468930\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The degradation of packaged GaN HEMTs for high power applications has been studied under long term reverse bias step stress tests. Increases of leakage current and dynamic Ron resistance have been found. This degradation is possibly caused by the formation of localized defects which have been observed by backside electroluminescence imaging. In addition the effect of device layout and substrate material on the dynamic Ron as well as its temperature, recovery behavior, and drain voltage dependence have been investigated on wafer-level. The recovery behavior and the temperature dependence indicate that the dynamic Ron resistance increase is caused by surface or buffer carrier trapping. By reducing the buffer trap density the dynamic Ron resistance was reduced. A slightly higher dynamic Ron of GaN HEMTs on silicon compared to transistors on SiC substrate has been observed.\",\"PeriodicalId\":165120,\"journal\":{\"name\":\"2012 IEEE International Integrated Reliability Workshop Final Report\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE International Integrated Reliability Workshop Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IIRW.2012.6468930\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2012.6468930","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Reverse bias stress test of GaN HEMTs for high-voltage switching applications
The degradation of packaged GaN HEMTs for high power applications has been studied under long term reverse bias step stress tests. Increases of leakage current and dynamic Ron resistance have been found. This degradation is possibly caused by the formation of localized defects which have been observed by backside electroluminescence imaging. In addition the effect of device layout and substrate material on the dynamic Ron as well as its temperature, recovery behavior, and drain voltage dependence have been investigated on wafer-level. The recovery behavior and the temperature dependence indicate that the dynamic Ron resistance increase is caused by surface or buffer carrier trapping. By reducing the buffer trap density the dynamic Ron resistance was reduced. A slightly higher dynamic Ron of GaN HEMTs on silicon compared to transistors on SiC substrate has been observed.