用于高压开关应用的GaN hemt的反向偏置应力测试

M. Dammann, H. Czap, J. Ruster, M. Baeumler, F. Gutle, P. Waltereit, F. Benkhelifa, R. Reiner, M. Casar, H. Konstanzer, S. Muller, R. Quay, M. Mikulla, O. Ambacher
{"title":"用于高压开关应用的GaN hemt的反向偏置应力测试","authors":"M. Dammann, H. Czap, J. Ruster, M. Baeumler, F. Gutle, P. Waltereit, F. Benkhelifa, R. Reiner, M. Casar, H. Konstanzer, S. Muller, R. Quay, M. Mikulla, O. Ambacher","doi":"10.1109/IIRW.2012.6468930","DOIUrl":null,"url":null,"abstract":"The degradation of packaged GaN HEMTs for high power applications has been studied under long term reverse bias step stress tests. Increases of leakage current and dynamic Ron resistance have been found. This degradation is possibly caused by the formation of localized defects which have been observed by backside electroluminescence imaging. In addition the effect of device layout and substrate material on the dynamic Ron as well as its temperature, recovery behavior, and drain voltage dependence have been investigated on wafer-level. The recovery behavior and the temperature dependence indicate that the dynamic Ron resistance increase is caused by surface or buffer carrier trapping. By reducing the buffer trap density the dynamic Ron resistance was reduced. A slightly higher dynamic Ron of GaN HEMTs on silicon compared to transistors on SiC substrate has been observed.","PeriodicalId":165120,"journal":{"name":"2012 IEEE International Integrated Reliability Workshop Final Report","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Reverse bias stress test of GaN HEMTs for high-voltage switching applications\",\"authors\":\"M. Dammann, H. Czap, J. Ruster, M. Baeumler, F. Gutle, P. Waltereit, F. Benkhelifa, R. Reiner, M. Casar, H. Konstanzer, S. Muller, R. Quay, M. Mikulla, O. Ambacher\",\"doi\":\"10.1109/IIRW.2012.6468930\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The degradation of packaged GaN HEMTs for high power applications has been studied under long term reverse bias step stress tests. Increases of leakage current and dynamic Ron resistance have been found. This degradation is possibly caused by the formation of localized defects which have been observed by backside electroluminescence imaging. In addition the effect of device layout and substrate material on the dynamic Ron as well as its temperature, recovery behavior, and drain voltage dependence have been investigated on wafer-level. The recovery behavior and the temperature dependence indicate that the dynamic Ron resistance increase is caused by surface or buffer carrier trapping. By reducing the buffer trap density the dynamic Ron resistance was reduced. A slightly higher dynamic Ron of GaN HEMTs on silicon compared to transistors on SiC substrate has been observed.\",\"PeriodicalId\":165120,\"journal\":{\"name\":\"2012 IEEE International Integrated Reliability Workshop Final Report\",\"volume\":\"27 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE International Integrated Reliability Workshop Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IIRW.2012.6468930\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2012.6468930","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

在长期反向偏置阶跃应力测试下,研究了用于高功率应用的封装GaN hemt的退化。发现泄漏电流和动态电阻增加。这种退化可能是由背面电致发光成像观察到的局部缺陷的形成引起的。此外,器件布局和衬底材料对动态Ron及其温度、恢复行为和漏极电压依赖关系的影响也在晶圆水平上进行了研究。恢复行为和温度依赖性表明,动态Ron电阻的增加是由表面或缓冲载流子捕获引起的。通过降低缓冲阱密度,降低了动态Ron电阻。与SiC衬底上的晶体管相比,观察到硅上GaN hemt的动态Ron略高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Reverse bias stress test of GaN HEMTs for high-voltage switching applications
The degradation of packaged GaN HEMTs for high power applications has been studied under long term reverse bias step stress tests. Increases of leakage current and dynamic Ron resistance have been found. This degradation is possibly caused by the formation of localized defects which have been observed by backside electroluminescence imaging. In addition the effect of device layout and substrate material on the dynamic Ron as well as its temperature, recovery behavior, and drain voltage dependence have been investigated on wafer-level. The recovery behavior and the temperature dependence indicate that the dynamic Ron resistance increase is caused by surface or buffer carrier trapping. By reducing the buffer trap density the dynamic Ron resistance was reduced. A slightly higher dynamic Ron of GaN HEMTs on silicon compared to transistors on SiC substrate has been observed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信