在14nm FinFET器件中制造Fin和polygate的光刻解决方案

Xiaobo Guo, Xianguo Dong, Shuxin Yao, Zhifeng Gan, Wuping Wang, Zhengkai Yang, Ermin Chong, Quanbo Li, Zhibiao Mao, L. Zhang, Runling Li, Yu Zhang
{"title":"在14nm FinFET器件中制造Fin和polygate的光刻解决方案","authors":"Xiaobo Guo, Xianguo Dong, Shuxin Yao, Zhifeng Gan, Wuping Wang, Zhengkai Yang, Ermin Chong, Quanbo Li, Zhibiao Mao, L. Zhang, Runling Li, Yu Zhang","doi":"10.1109/CSTIC.2015.7153353","DOIUrl":null,"url":null,"abstract":"Due to good electrical characteristics and controllability, 3D-FinFET is proved to be a promising substitution of planar poly-gate devices for 20nm technology node and beyond. One of the greatest challenges is to fabricate the Fin and Poly-gate to meet device requirement. This paper describes the photolithography process as one of key solutions to form Fin and Poly-gate structure in 14nm FinFET devices. To fabricate the Fin structure, SADP (Self Aligned Double Patterning) process is introduced to obtain 25nm half pitch pattern; furthermore, the overlay performance, which is impacted by SADP process, is studied on both design of alignment/overlay mark and light source of overlay measurement. Lithography performance of LELE (Lihto-Etch-Litho-Etch) double-patterning is described in poly line formation. LEC (Line End Cutting) process with various groups of materials is discussed to improve poly line-end performance. Finally, a desired FinFET structure is successfully fabricated.","PeriodicalId":130108,"journal":{"name":"2015 China Semiconductor Technology International Conference","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Photolithography solutions for fabrication of Fin and Poly-gate in 14nm FinFET devices\",\"authors\":\"Xiaobo Guo, Xianguo Dong, Shuxin Yao, Zhifeng Gan, Wuping Wang, Zhengkai Yang, Ermin Chong, Quanbo Li, Zhibiao Mao, L. Zhang, Runling Li, Yu Zhang\",\"doi\":\"10.1109/CSTIC.2015.7153353\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Due to good electrical characteristics and controllability, 3D-FinFET is proved to be a promising substitution of planar poly-gate devices for 20nm technology node and beyond. One of the greatest challenges is to fabricate the Fin and Poly-gate to meet device requirement. This paper describes the photolithography process as one of key solutions to form Fin and Poly-gate structure in 14nm FinFET devices. To fabricate the Fin structure, SADP (Self Aligned Double Patterning) process is introduced to obtain 25nm half pitch pattern; furthermore, the overlay performance, which is impacted by SADP process, is studied on both design of alignment/overlay mark and light source of overlay measurement. Lithography performance of LELE (Lihto-Etch-Litho-Etch) double-patterning is described in poly line formation. LEC (Line End Cutting) process with various groups of materials is discussed to improve poly line-end performance. Finally, a desired FinFET structure is successfully fabricated.\",\"PeriodicalId\":130108,\"journal\":{\"name\":\"2015 China Semiconductor Technology International Conference\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 China Semiconductor Technology International Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2015.7153353\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 China Semiconductor Technology International Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2015.7153353","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

由于其良好的电特性和可控性,3D-FinFET被证明是20nm及以上技术节点平面多栅极器件的有前途的替代品。最大的挑战之一是制造Fin和Poly-gate以满足器件要求。本文介绍了光刻工艺作为在14nm FinFET器件中形成Fin和Poly-gate结构的关键解决方案之一。为了制造翅片结构,引入了SADP (Self Aligned Double Patterning)工艺,获得了25nm的半间距图案;在此基础上,从对中/覆盖标记设计和覆盖测量光源两个方面研究了SADP过程对覆盖性能的影响。描述了LELE(光刻-光刻-蚀刻)双图案在多线形成中的光刻性能。讨论了不同材料组的线端切割工艺,以提高多线端性能。最后,成功地制作出理想的FinFET结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Photolithography solutions for fabrication of Fin and Poly-gate in 14nm FinFET devices
Due to good electrical characteristics and controllability, 3D-FinFET is proved to be a promising substitution of planar poly-gate devices for 20nm technology node and beyond. One of the greatest challenges is to fabricate the Fin and Poly-gate to meet device requirement. This paper describes the photolithography process as one of key solutions to form Fin and Poly-gate structure in 14nm FinFET devices. To fabricate the Fin structure, SADP (Self Aligned Double Patterning) process is introduced to obtain 25nm half pitch pattern; furthermore, the overlay performance, which is impacted by SADP process, is studied on both design of alignment/overlay mark and light source of overlay measurement. Lithography performance of LELE (Lihto-Etch-Litho-Etch) double-patterning is described in poly line formation. LEC (Line End Cutting) process with various groups of materials is discussed to improve poly line-end performance. Finally, a desired FinFET structure is successfully fabricated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信