可重构模拟和数字设备中神经网络的内在硬件演化

John Maher, Brian McGinley, P. Rocke, F. Morgan
{"title":"可重构模拟和数字设备中神经网络的内在硬件演化","authors":"John Maher, Brian McGinley, P. Rocke, F. Morgan","doi":"10.1109/FCCM.2006.53","DOIUrl":null,"url":null,"abstract":"In this paper a genetic algorithm has been developed to evolve a neural network (NN) implementation of a two input XOR function. This GA will subsequently be used to contrast the relative difficulties of implementing the XOR NN on FPGA's and FPAA's respectively. Two case studies are presented to demonstrate intrinsic evolution of the XOR network on reconfigurable analogue and digital devices. In both cases the GA evolves the synaptic weights and threshold values for an NN implemented on both field programmable gate array (FPGA) and field programmable analogue array (FPAA) hardware platforms","PeriodicalId":123057,"journal":{"name":"2006 14th Annual IEEE Symposium on Field-Programmable Custom Computing Machines","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":"{\"title\":\"Intrinsic Hardware Evolution of Neural Networks in Reconfigurable Analogue and Digital Devices\",\"authors\":\"John Maher, Brian McGinley, P. Rocke, F. Morgan\",\"doi\":\"10.1109/FCCM.2006.53\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper a genetic algorithm has been developed to evolve a neural network (NN) implementation of a two input XOR function. This GA will subsequently be used to contrast the relative difficulties of implementing the XOR NN on FPGA's and FPAA's respectively. Two case studies are presented to demonstrate intrinsic evolution of the XOR network on reconfigurable analogue and digital devices. In both cases the GA evolves the synaptic weights and threshold values for an NN implemented on both field programmable gate array (FPGA) and field programmable analogue array (FPAA) hardware platforms\",\"PeriodicalId\":123057,\"journal\":{\"name\":\"2006 14th Annual IEEE Symposium on Field-Programmable Custom Computing Machines\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"21\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 14th Annual IEEE Symposium on Field-Programmable Custom Computing Machines\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/FCCM.2006.53\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 14th Annual IEEE Symposium on Field-Programmable Custom Computing Machines","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FCCM.2006.53","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21

摘要

本文提出了一种遗传算法来进化神经网络实现双输入异或函数。该遗传算法随后将分别用于对比在FPGA和FPAA上实现异或神经网络的相对困难。提出了两个案例研究,以展示可重构模拟和数字设备上的异或网络的内在演变。在这两种情况下,遗传算法都会演化出在现场可编程门阵列(FPGA)和现场可编程模拟阵列(FPAA)硬件平台上实现的神经网络的突触权重和阈值
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Intrinsic Hardware Evolution of Neural Networks in Reconfigurable Analogue and Digital Devices
In this paper a genetic algorithm has been developed to evolve a neural network (NN) implementation of a two input XOR function. This GA will subsequently be used to contrast the relative difficulties of implementing the XOR NN on FPGA's and FPAA's respectively. Two case studies are presented to demonstrate intrinsic evolution of the XOR network on reconfigurable analogue and digital devices. In both cases the GA evolves the synaptic weights and threshold values for an NN implemented on both field programmable gate array (FPGA) and field programmable analogue array (FPAA) hardware platforms
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信