一个使用DS调制器和零isi滤波器的2通道1MHz BW, 80.5 dB DR ADC

Debasish Behera, N. Krishnapura
{"title":"一个使用DS调制器和零isi滤波器的2通道1MHz BW, 80.5 dB DR ADC","authors":"Debasish Behera, N. Krishnapura","doi":"10.1109/ESSCIRC.2014.6942110","DOIUrl":null,"url":null,"abstract":"It is shown that memoryless analog-to-digital conversion using ΔΣ modulators is possible without resetting the modulator or decimation filters by using a suitable signal transfer function for the modulator and a decimation filter which satisfies Nyquist intersymbol interference (ISI) criterion. This architecture enables memoryless operation over the entire signal bandwidth of the ΔΣ modulator which is significantly higher than the bandwidth in incremental ΔΣ architectures in which the modulator is reset. A two-channel ADC with a total effective sampling rate of fs/64 per channel is built using a third order 32× oversampled switched-capacitor ΔΣ modulator. The prototype in 0.18 μm CMOS occupies 2.1 mm2 and consumes 59.63mW. At 16MHz (64MHz) sampling rate for the DSM, the dynamic range (DR) of the standalone modulator is 86.5 dB(85.1 dB), and that in two-channel mode, with perchannel rate of 250 kHz (1MHz) is 81 dB (80.5 dB). The maximum SNR in multiplexed mode at 16MHz (64MHz) sampling rate is 80.3 dB(68.6 dB). At both sampling rates, the inter-channel crosstalk due to maximum input on the other channel is below 77.7 dB.","PeriodicalId":202377,"journal":{"name":"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"A 2-channel 1MHz BW, 80.5 dB DR ADC using a DS modulator and zero-ISI filter\",\"authors\":\"Debasish Behera, N. Krishnapura\",\"doi\":\"10.1109/ESSCIRC.2014.6942110\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It is shown that memoryless analog-to-digital conversion using ΔΣ modulators is possible without resetting the modulator or decimation filters by using a suitable signal transfer function for the modulator and a decimation filter which satisfies Nyquist intersymbol interference (ISI) criterion. This architecture enables memoryless operation over the entire signal bandwidth of the ΔΣ modulator which is significantly higher than the bandwidth in incremental ΔΣ architectures in which the modulator is reset. A two-channel ADC with a total effective sampling rate of fs/64 per channel is built using a third order 32× oversampled switched-capacitor ΔΣ modulator. The prototype in 0.18 μm CMOS occupies 2.1 mm2 and consumes 59.63mW. At 16MHz (64MHz) sampling rate for the DSM, the dynamic range (DR) of the standalone modulator is 86.5 dB(85.1 dB), and that in two-channel mode, with perchannel rate of 250 kHz (1MHz) is 81 dB (80.5 dB). The maximum SNR in multiplexed mode at 16MHz (64MHz) sampling rate is 80.3 dB(68.6 dB). At both sampling rates, the inter-channel crosstalk due to maximum input on the other channel is below 77.7 dB.\",\"PeriodicalId\":202377,\"journal\":{\"name\":\"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2014.6942110\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2014.6942110","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

通过对调制器使用合适的信号传递函数和满足奈奎斯特符号间干扰(ISI)准则的抽取滤波器,可以实现使用ΔΣ调制器的无记忆模数转换,而无需重置调制器或抽取滤波器。这种架构使得在ΔΣ调制器的整个信号带宽上进行无内存操作,这明显高于调制器复位的增量ΔΣ架构中的带宽。采用三阶32×过采样开关电容ΔΣ调制器,构建了一个每通道总有效采样率为fs/64的双通道ADC。0.18 μm CMOS的原型占地2.1 mm2,功耗59.63mW。在16MHz (64MHz)采样率下,独立调制器的动态范围(DR)为86.5 dB(85.1 dB),双通道模式下,每通道速率为250 kHz (1MHz)时的动态范围(DR)为81 dB(80.5 dB)。在16MHz (64MHz)采样率下复用模式下的最大信噪比为80.3 dB(68.6 dB)。在这两种采样率下,由于另一个通道的最大输入引起的通道间串扰低于77.7 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 2-channel 1MHz BW, 80.5 dB DR ADC using a DS modulator and zero-ISI filter
It is shown that memoryless analog-to-digital conversion using ΔΣ modulators is possible without resetting the modulator or decimation filters by using a suitable signal transfer function for the modulator and a decimation filter which satisfies Nyquist intersymbol interference (ISI) criterion. This architecture enables memoryless operation over the entire signal bandwidth of the ΔΣ modulator which is significantly higher than the bandwidth in incremental ΔΣ architectures in which the modulator is reset. A two-channel ADC with a total effective sampling rate of fs/64 per channel is built using a third order 32× oversampled switched-capacitor ΔΣ modulator. The prototype in 0.18 μm CMOS occupies 2.1 mm2 and consumes 59.63mW. At 16MHz (64MHz) sampling rate for the DSM, the dynamic range (DR) of the standalone modulator is 86.5 dB(85.1 dB), and that in two-channel mode, with perchannel rate of 250 kHz (1MHz) is 81 dB (80.5 dB). The maximum SNR in multiplexed mode at 16MHz (64MHz) sampling rate is 80.3 dB(68.6 dB). At both sampling rates, the inter-channel crosstalk due to maximum input on the other channel is below 77.7 dB.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信