{"title":"用于1000BASE-T千兆以太网的流水线式14分路并行决策反馈解码器","authors":"E. Haratsch, K. Azadet","doi":"10.1109/VTSA.2001.934497","DOIUrl":null,"url":null,"abstract":"Parallel decision feedback decoding is the preferred algorithm for joint postcursor equalization and trellis decoding in 1000BASE-T Gigabit Ethernet, as it achieves most of the theoretically possible coding gain at a reasonable hardware complexity. However, the VLSI implementation of a 125 MHz, 14-tap parallel decision-feedback decoder (PDFD) is very challenging because of the critical path problem. This paper presents a pipelined 14-tap PDFD VLSI architecture for 1000BASE-T. The design is implemented in 3.3 V 0.16 /spl mu/m standard cell CMOS process and operates at 125 MHz to achieve 1 Gb/s throughput. Compared to a conventional 14-tap PDFD implementation, the processing speed is improved by a factor of two.","PeriodicalId":388391,"journal":{"name":"2001 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers (Cat. No.01TH8517)","volume":"69 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-04-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"A pipelined 14-tap parallel decision-feedback decoder for 1000BASE-T Gigabit Ethernet\",\"authors\":\"E. Haratsch, K. Azadet\",\"doi\":\"10.1109/VTSA.2001.934497\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Parallel decision feedback decoding is the preferred algorithm for joint postcursor equalization and trellis decoding in 1000BASE-T Gigabit Ethernet, as it achieves most of the theoretically possible coding gain at a reasonable hardware complexity. However, the VLSI implementation of a 125 MHz, 14-tap parallel decision-feedback decoder (PDFD) is very challenging because of the critical path problem. This paper presents a pipelined 14-tap PDFD VLSI architecture for 1000BASE-T. The design is implemented in 3.3 V 0.16 /spl mu/m standard cell CMOS process and operates at 125 MHz to achieve 1 Gb/s throughput. Compared to a conventional 14-tap PDFD implementation, the processing speed is improved by a factor of two.\",\"PeriodicalId\":388391,\"journal\":{\"name\":\"2001 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers (Cat. No.01TH8517)\",\"volume\":\"69 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-04-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2001 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers (Cat. No.01TH8517)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VTSA.2001.934497\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers (Cat. No.01TH8517)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VTSA.2001.934497","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
摘要
并行决策反馈解码是1000BASE-T千兆以太网中联合后标均衡和网格解码的首选算法,因为它在合理的硬件复杂度下实现了理论上可能的大部分编码增益。然而,由于关键路径问题,在VLSI中实现125 MHz 14分路并行决策反馈解码器(PDFD)是非常具有挑战性的。本文提出了一种用于1000BASE-T的流水线式14分接PDFD VLSI架构。该设计采用3.3 V 0.16 /spl mu/m标准单元CMOS工艺,工作频率为125 MHz,实现1gb /s吞吐量。与传统的14抽头PDFD实现相比,处理速度提高了两倍。
A pipelined 14-tap parallel decision-feedback decoder for 1000BASE-T Gigabit Ethernet
Parallel decision feedback decoding is the preferred algorithm for joint postcursor equalization and trellis decoding in 1000BASE-T Gigabit Ethernet, as it achieves most of the theoretically possible coding gain at a reasonable hardware complexity. However, the VLSI implementation of a 125 MHz, 14-tap parallel decision-feedback decoder (PDFD) is very challenging because of the critical path problem. This paper presents a pipelined 14-tap PDFD VLSI architecture for 1000BASE-T. The design is implemented in 3.3 V 0.16 /spl mu/m standard cell CMOS process and operates at 125 MHz to achieve 1 Gb/s throughput. Compared to a conventional 14-tap PDFD implementation, the processing speed is improved by a factor of two.