开关电流锁相环的行为建模与仿真

P. Wilson, R. Wilcock
{"title":"开关电流锁相环的行为建模与仿真","authors":"P. Wilson, R. Wilcock","doi":"10.1109/BMAS.2005.1518183","DOIUrl":null,"url":null,"abstract":"Switched-current (SI) methods can provide an effective route to the implementation of analog IC functionality using a standard digital CMOS process. Further, adopting an SI architecture can lead to equivalent performance but with a significantly reduced area compared to switched capacitor structures. The use of behavioural modeling and simulation at a structural and building block level has allowed architectural exploration and evaluation to be carried out on novel topologies based on this approach. The result is an integrated design flow that uses behavioural models to test the performance of the circuit, leading directly to a synthesized structural model that can be verified using a common design platform. This has the obvious benefit of reducing the full custom analog design effort required when developing topologies and building blocks for new processes. We describe the design approach for a phase locked loop (PLL) based on a novel SI architecture using behavioural models written in VHDL-AMS. Simulations demonstrate the performance of the design at a high level and are used to optimize the behaviour of the loop response with regard to design specifications. The modeling approach is explained. The advantage of using behavioural models is highlighted. The resulting simulations are consistent with transistor level simulation results, but several orders of magnitude faster. The resulting design achieves a performance that is comparable with designs using current techniques, but with significantly reduced area.","PeriodicalId":191200,"journal":{"name":"2005 IEEE International Symposium on Circuits and Systems","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Behavioural modeling and simulation of a switched-current phase locked loop\",\"authors\":\"P. Wilson, R. Wilcock\",\"doi\":\"10.1109/BMAS.2005.1518183\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Switched-current (SI) methods can provide an effective route to the implementation of analog IC functionality using a standard digital CMOS process. Further, adopting an SI architecture can lead to equivalent performance but with a significantly reduced area compared to switched capacitor structures. The use of behavioural modeling and simulation at a structural and building block level has allowed architectural exploration and evaluation to be carried out on novel topologies based on this approach. The result is an integrated design flow that uses behavioural models to test the performance of the circuit, leading directly to a synthesized structural model that can be verified using a common design platform. This has the obvious benefit of reducing the full custom analog design effort required when developing topologies and building blocks for new processes. We describe the design approach for a phase locked loop (PLL) based on a novel SI architecture using behavioural models written in VHDL-AMS. Simulations demonstrate the performance of the design at a high level and are used to optimize the behaviour of the loop response with regard to design specifications. The modeling approach is explained. The advantage of using behavioural models is highlighted. The resulting simulations are consistent with transistor level simulation results, but several orders of magnitude faster. The resulting design achieves a performance that is comparable with designs using current techniques, but with significantly reduced area.\",\"PeriodicalId\":191200,\"journal\":{\"name\":\"2005 IEEE International Symposium on Circuits and Systems\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-10-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 IEEE International Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BMAS.2005.1518183\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE International Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BMAS.2005.1518183","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

开关电流(SI)方法可以为使用标准数字CMOS工艺实现模拟IC功能提供有效途径。此外,采用SI架构可以获得相同的性能,但与开关电容器结构相比,面积显着减少。在结构和构建块级别使用行为建模和仿真,允许基于这种方法对新拓扑进行架构探索和评估。结果是一个集成的设计流程,使用行为模型来测试电路的性能,直接导致可以使用通用设计平台进行验证的综合结构模型。这样做的明显好处是,在为新流程开发拓扑和构建块时,减少了所需的完全定制模拟设计工作量。我们描述了一种基于新型SI架构的锁相环(PLL)的设计方法,该架构使用VHDL-AMS编写的行为模型。仿真证明了该设计在高水平上的性能,并用于根据设计规范优化环路响应的行为。对建模方法进行了说明。强调了使用行为模型的优势。模拟结果与晶体管级模拟结果一致,但速度快了几个数量级。最终的设计实现了与使用当前技术的设计相当的性能,但面积显着减少。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Behavioural modeling and simulation of a switched-current phase locked loop
Switched-current (SI) methods can provide an effective route to the implementation of analog IC functionality using a standard digital CMOS process. Further, adopting an SI architecture can lead to equivalent performance but with a significantly reduced area compared to switched capacitor structures. The use of behavioural modeling and simulation at a structural and building block level has allowed architectural exploration and evaluation to be carried out on novel topologies based on this approach. The result is an integrated design flow that uses behavioural models to test the performance of the circuit, leading directly to a synthesized structural model that can be verified using a common design platform. This has the obvious benefit of reducing the full custom analog design effort required when developing topologies and building blocks for new processes. We describe the design approach for a phase locked loop (PLL) based on a novel SI architecture using behavioural models written in VHDL-AMS. Simulations demonstrate the performance of the design at a high level and are used to optimize the behaviour of the loop response with regard to design specifications. The modeling approach is explained. The advantage of using behavioural models is highlighted. The resulting simulations are consistent with transistor level simulation results, but several orders of magnitude faster. The resulting design achieves a performance that is comparable with designs using current techniques, but with significantly reduced area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信