{"title":"低功耗异步通信的多值多轨编码方案","authors":"Tomohiro Takahashi, T. Hanyu","doi":"10.1109/ISMVL.2004.1319914","DOIUrl":null,"url":null,"abstract":"This paper presents a multiple-valued multiple-rail encoding scheme for low-power asynchronous data transfer between modules inside a VLSI chip. The use of multiple-rail encoding makes it possible to reduce the dynamic range in a single wire. If signal levels per wire are reduced, the asynchronous data transfer between modules can be performed more efficiently with maintained data-transfer capability. Some appropriate combinations of signal levels per wire and wire counts for low-power asynchronous communication are presented. In addition, the power-delay products per value for asynchronous data transfer between modules are evaluated, in some cases, using the proposed encoding scheme.","PeriodicalId":285497,"journal":{"name":"Proceedings. 34th International Symposium on Multiple-Valued Logic","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Multiple-valued multiple-rail encoding scheme for low-power asynchronous communication\",\"authors\":\"Tomohiro Takahashi, T. Hanyu\",\"doi\":\"10.1109/ISMVL.2004.1319914\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a multiple-valued multiple-rail encoding scheme for low-power asynchronous data transfer between modules inside a VLSI chip. The use of multiple-rail encoding makes it possible to reduce the dynamic range in a single wire. If signal levels per wire are reduced, the asynchronous data transfer between modules can be performed more efficiently with maintained data-transfer capability. Some appropriate combinations of signal levels per wire and wire counts for low-power asynchronous communication are presented. In addition, the power-delay products per value for asynchronous data transfer between modules are evaluated, in some cases, using the proposed encoding scheme.\",\"PeriodicalId\":285497,\"journal\":{\"name\":\"Proceedings. 34th International Symposium on Multiple-Valued Logic\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. 34th International Symposium on Multiple-Valued Logic\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISMVL.2004.1319914\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. 34th International Symposium on Multiple-Valued Logic","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISMVL.2004.1319914","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Multiple-valued multiple-rail encoding scheme for low-power asynchronous communication
This paper presents a multiple-valued multiple-rail encoding scheme for low-power asynchronous data transfer between modules inside a VLSI chip. The use of multiple-rail encoding makes it possible to reduce the dynamic range in a single wire. If signal levels per wire are reduced, the asynchronous data transfer between modules can be performed more efficiently with maintained data-transfer capability. Some appropriate combinations of signal levels per wire and wire counts for low-power asynchronous communication are presented. In addition, the power-delay products per value for asynchronous data transfer between modules are evaluated, in some cases, using the proposed encoding scheme.