C. Liu, H. Luftman, W. Lin, C. Chang, T. Yang, C. Fu, K. Lee, R. Liu, D.S. Yaney
{"title":"高性能CMOS氧化平面化双管和一个掩膜密封扩散结","authors":"C. Liu, H. Luftman, W. Lin, C. Chang, T. Yang, C. Fu, K. Lee, R. Liu, D.S. Yaney","doi":"10.1109/IEDM.1993.347316","DOIUrl":null,"url":null,"abstract":"Issues of submicron integration in vertical topography, junction silicide, and contact integrity are summarized. Examples include (1) high cost of twin-tub formation to achieve planarity at tub boundaries, (2) silicide-related nonuniformity or defects on shallow junctions, and (3) coverage of a TiN diffusion barrier layer at bottom corners of contact windows. We present a simple process to attack the issues. The process requires only ten masks for a full-CMOS integration with two-level metallization. It also improves the integration density and circuit performance.<<ETX>>","PeriodicalId":346650,"journal":{"name":"Proceedings of IEEE International Electron Devices Meeting","volume":"1685 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High-performance CMOS with oxidation-planarized twin tubs and one-mask sealed diffusion-junctions\",\"authors\":\"C. Liu, H. Luftman, W. Lin, C. Chang, T. Yang, C. Fu, K. Lee, R. Liu, D.S. Yaney\",\"doi\":\"10.1109/IEDM.1993.347316\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Issues of submicron integration in vertical topography, junction silicide, and contact integrity are summarized. Examples include (1) high cost of twin-tub formation to achieve planarity at tub boundaries, (2) silicide-related nonuniformity or defects on shallow junctions, and (3) coverage of a TiN diffusion barrier layer at bottom corners of contact windows. We present a simple process to attack the issues. The process requires only ten masks for a full-CMOS integration with two-level metallization. It also improves the integration density and circuit performance.<<ETX>>\",\"PeriodicalId\":346650,\"journal\":{\"name\":\"Proceedings of IEEE International Electron Devices Meeting\",\"volume\":\"1685 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of IEEE International Electron Devices Meeting\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.1993.347316\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.1993.347316","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High-performance CMOS with oxidation-planarized twin tubs and one-mask sealed diffusion-junctions
Issues of submicron integration in vertical topography, junction silicide, and contact integrity are summarized. Examples include (1) high cost of twin-tub formation to achieve planarity at tub boundaries, (2) silicide-related nonuniformity or defects on shallow junctions, and (3) coverage of a TiN diffusion barrier layer at bottom corners of contact windows. We present a simple process to attack the issues. The process requires only ten masks for a full-CMOS integration with two-level metallization. It also improves the integration density and circuit performance.<>