高性能CMOS氧化平面化双管和一个掩膜密封扩散结

C. Liu, H. Luftman, W. Lin, C. Chang, T. Yang, C. Fu, K. Lee, R. Liu, D.S. Yaney
{"title":"高性能CMOS氧化平面化双管和一个掩膜密封扩散结","authors":"C. Liu, H. Luftman, W. Lin, C. Chang, T. Yang, C. Fu, K. Lee, R. Liu, D.S. Yaney","doi":"10.1109/IEDM.1993.347316","DOIUrl":null,"url":null,"abstract":"Issues of submicron integration in vertical topography, junction silicide, and contact integrity are summarized. Examples include (1) high cost of twin-tub formation to achieve planarity at tub boundaries, (2) silicide-related nonuniformity or defects on shallow junctions, and (3) coverage of a TiN diffusion barrier layer at bottom corners of contact windows. We present a simple process to attack the issues. The process requires only ten masks for a full-CMOS integration with two-level metallization. It also improves the integration density and circuit performance.<<ETX>>","PeriodicalId":346650,"journal":{"name":"Proceedings of IEEE International Electron Devices Meeting","volume":"1685 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High-performance CMOS with oxidation-planarized twin tubs and one-mask sealed diffusion-junctions\",\"authors\":\"C. Liu, H. Luftman, W. Lin, C. Chang, T. Yang, C. Fu, K. Lee, R. Liu, D.S. Yaney\",\"doi\":\"10.1109/IEDM.1993.347316\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Issues of submicron integration in vertical topography, junction silicide, and contact integrity are summarized. Examples include (1) high cost of twin-tub formation to achieve planarity at tub boundaries, (2) silicide-related nonuniformity or defects on shallow junctions, and (3) coverage of a TiN diffusion barrier layer at bottom corners of contact windows. We present a simple process to attack the issues. The process requires only ten masks for a full-CMOS integration with two-level metallization. It also improves the integration density and circuit performance.<<ETX>>\",\"PeriodicalId\":346650,\"journal\":{\"name\":\"Proceedings of IEEE International Electron Devices Meeting\",\"volume\":\"1685 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of IEEE International Electron Devices Meeting\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.1993.347316\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.1993.347316","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

总结了垂直形貌、结硅化物和接触完整性方面的亚微米集成问题。例子包括:(1)为实现盆边界的平面性而形成双盆的高成本,(2)在浅结处与硅化物相关的不均匀性或缺陷,以及(3)在接触窗的底角覆盖TiN扩散阻挡层。我们提出一个简单的方法来解决这些问题。该工艺只需要10个掩模,即可实现具有两级金属化的全cmos集成。它还提高了集成密度和电路性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High-performance CMOS with oxidation-planarized twin tubs and one-mask sealed diffusion-junctions
Issues of submicron integration in vertical topography, junction silicide, and contact integrity are summarized. Examples include (1) high cost of twin-tub formation to achieve planarity at tub boundaries, (2) silicide-related nonuniformity or defects on shallow junctions, and (3) coverage of a TiN diffusion barrier layer at bottom corners of contact windows. We present a simple process to attack the issues. The process requires only ten masks for a full-CMOS integration with two-level metallization. It also improves the integration density and circuit performance.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信