一种采用浮门mos低功耗多数投票电路的高速中值滤波VLSI

H. Yamasaki, T. Shibata
{"title":"一种采用浮门mos低功耗多数投票电路的高速中值滤波VLSI","authors":"H. Yamasaki, T. Shibata","doi":"10.1109/ESSCIR.2005.1541575","DOIUrl":null,"url":null,"abstract":"A low-power and high-speed mixed-signal VLSI median filter has been developed. The binary search algorithm has been employed and the median filter circuit was built using majority voting circuits. As a result, small latency median search has been established. In order to achieve a low power operation, majority voting circuits of voltage mode of operation have been developed based on the floating gate MOS technology. An 8-b 41-input median filter circuit was designed and fabricated in 0.35-/spl mu/m 2-poly 3-metal CMOS technology as a proof-of-concept chip and the operation was experimentally demonstrated. It was shown that more than 70% power reduction has been achieved as compared to our previous work presented in M. Yagi et al. (2003) employing current-mode MVCs, while preserving the high-speed performance achieved in the work.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"143 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"19","resultStr":"{\"title\":\"A high-speed median filter VLSI using floating-gate-MOS-based low-power majority voting circuits\",\"authors\":\"H. Yamasaki, T. Shibata\",\"doi\":\"10.1109/ESSCIR.2005.1541575\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low-power and high-speed mixed-signal VLSI median filter has been developed. The binary search algorithm has been employed and the median filter circuit was built using majority voting circuits. As a result, small latency median search has been established. In order to achieve a low power operation, majority voting circuits of voltage mode of operation have been developed based on the floating gate MOS technology. An 8-b 41-input median filter circuit was designed and fabricated in 0.35-/spl mu/m 2-poly 3-metal CMOS technology as a proof-of-concept chip and the operation was experimentally demonstrated. It was shown that more than 70% power reduction has been achieved as compared to our previous work presented in M. Yagi et al. (2003) employing current-mode MVCs, while preserving the high-speed performance achieved in the work.\",\"PeriodicalId\":239980,\"journal\":{\"name\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"volume\":\"143 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"19\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2005.1541575\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541575","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 19

摘要

研制了一种低功耗高速混合信号VLSI中值滤波器。采用二叉搜索算法,采用多数投票电路构建中值滤波电路。因此,建立了小延迟中值搜索。为了实现低功耗工作,基于浮栅MOS技术开发了电压工作方式的多数投票电路。采用0.35-/spl mu/m 2-poly -metal CMOS工艺设计制作了8-b 41输入中值滤波电路,并进行了实验验证。研究表明,与我们之前在M. Yagi等人(2003)中提出的采用电流模式mvc的工作相比,已经实现了70%以上的功耗降低,同时保持了工作中获得的高速性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A high-speed median filter VLSI using floating-gate-MOS-based low-power majority voting circuits
A low-power and high-speed mixed-signal VLSI median filter has been developed. The binary search algorithm has been employed and the median filter circuit was built using majority voting circuits. As a result, small latency median search has been established. In order to achieve a low power operation, majority voting circuits of voltage mode of operation have been developed based on the floating gate MOS technology. An 8-b 41-input median filter circuit was designed and fabricated in 0.35-/spl mu/m 2-poly 3-metal CMOS technology as a proof-of-concept chip and the operation was experimentally demonstrated. It was shown that more than 70% power reduction has been achieved as compared to our previous work presented in M. Yagi et al. (2003) employing current-mode MVCs, while preserving the high-speed performance achieved in the work.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信