J. Prinzie, M. Steyaert, P. Leroux, J. Christiansen, P. Moreira
{"title":"单事件干扰稳健,2.2 GHz至3.2 GHz, 345 fs抖动锁相环与三模冗余相位检测器在65纳米CMOS","authors":"J. Prinzie, M. Steyaert, P. Leroux, J. Christiansen, P. Moreira","doi":"10.1109/ASSCC.2016.7844191","DOIUrl":null,"url":null,"abstract":"This paper presents a Single Event Upset (SEU) robust low phase-noise PLL for clock generation in harsh environments like nuclear and space applications. The PLL has been implemented in a 65 nm CMOS technology. A low noise LC-tank oscillator is included with a tuning range from 2.2 GHz to 3.2 GHz. The PLL includes a new phase detector and divider with Triple Modular Redundancy (TMR) to suppress Single Event Effects in ionizing radiation environments. A highly reconfigurable bandwidth from 0.7 MHz to 2 MHz provides optimal reference phase noise filtering. The PLL has been designed and measured to operate in a temperature range from −25 C to 125 C and features a jitter of 345 fs rms with a power consumption of 11.7 mW and is tolerant to 10 % supply variations. Single Event Upset laser tests are performed to verify the triplicated circuit performance.","PeriodicalId":278002,"journal":{"name":"2016 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":"{\"title\":\"A single-event upset robust, 2.2 GHz to 3.2 GHz, 345 fs jitter PLL with triple-modular redundant phase detector in 65 nm CMOS\",\"authors\":\"J. Prinzie, M. Steyaert, P. Leroux, J. Christiansen, P. Moreira\",\"doi\":\"10.1109/ASSCC.2016.7844191\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a Single Event Upset (SEU) robust low phase-noise PLL for clock generation in harsh environments like nuclear and space applications. The PLL has been implemented in a 65 nm CMOS technology. A low noise LC-tank oscillator is included with a tuning range from 2.2 GHz to 3.2 GHz. The PLL includes a new phase detector and divider with Triple Modular Redundancy (TMR) to suppress Single Event Effects in ionizing radiation environments. A highly reconfigurable bandwidth from 0.7 MHz to 2 MHz provides optimal reference phase noise filtering. The PLL has been designed and measured to operate in a temperature range from −25 C to 125 C and features a jitter of 345 fs rms with a power consumption of 11.7 mW and is tolerant to 10 % supply variations. Single Event Upset laser tests are performed to verify the triplicated circuit performance.\",\"PeriodicalId\":278002,\"journal\":{\"name\":\"2016 IEEE Asian Solid-State Circuits Conference (A-SSCC)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"21\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Asian Solid-State Circuits Conference (A-SSCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASSCC.2016.7844191\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2016.7844191","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A single-event upset robust, 2.2 GHz to 3.2 GHz, 345 fs jitter PLL with triple-modular redundant phase detector in 65 nm CMOS
This paper presents a Single Event Upset (SEU) robust low phase-noise PLL for clock generation in harsh environments like nuclear and space applications. The PLL has been implemented in a 65 nm CMOS technology. A low noise LC-tank oscillator is included with a tuning range from 2.2 GHz to 3.2 GHz. The PLL includes a new phase detector and divider with Triple Modular Redundancy (TMR) to suppress Single Event Effects in ionizing radiation environments. A highly reconfigurable bandwidth from 0.7 MHz to 2 MHz provides optimal reference phase noise filtering. The PLL has been designed and measured to operate in a temperature range from −25 C to 125 C and features a jitter of 345 fs rms with a power consumption of 11.7 mW and is tolerant to 10 % supply variations. Single Event Upset laser tests are performed to verify the triplicated circuit performance.