{"title":"利用混合存储器结构最大化片上缓存的能源效率","authors":"Hongjie Xu, Jun Shiomi, T. Ishihara, H. Onodera","doi":"10.1109/PATMOS.2018.8464141","DOIUrl":null,"url":null,"abstract":"Exploiting a good energy efficiency of standard-cell memory (SCM) and a good area efficiency of SRAM, a hybrid 2-level on-chip cache structure is first introduced as a replacement of normal SRAM caches to save the energy consumption. This paper then proposes a method for finding the best mix of SCM and SRAM, which minimizes the energy consumption of the hybrid cache under a cache area constraint. The simulation result shows the hybrid 2-level cache system optimized by our method reduces the energy consumption by 42% at the best case of an instruction memory subsystem without increasing the die area.","PeriodicalId":234100,"journal":{"name":"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Maximizing Energy Efficiency of on-Chip Caches Exploiting Hybrid Memory Structure\",\"authors\":\"Hongjie Xu, Jun Shiomi, T. Ishihara, H. Onodera\",\"doi\":\"10.1109/PATMOS.2018.8464141\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Exploiting a good energy efficiency of standard-cell memory (SCM) and a good area efficiency of SRAM, a hybrid 2-level on-chip cache structure is first introduced as a replacement of normal SRAM caches to save the energy consumption. This paper then proposes a method for finding the best mix of SCM and SRAM, which minimizes the energy consumption of the hybrid cache under a cache area constraint. The simulation result shows the hybrid 2-level cache system optimized by our method reduces the energy consumption by 42% at the best case of an instruction memory subsystem without increasing the die area.\",\"PeriodicalId\":234100,\"journal\":{\"name\":\"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PATMOS.2018.8464141\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PATMOS.2018.8464141","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Maximizing Energy Efficiency of on-Chip Caches Exploiting Hybrid Memory Structure
Exploiting a good energy efficiency of standard-cell memory (SCM) and a good area efficiency of SRAM, a hybrid 2-level on-chip cache structure is first introduced as a replacement of normal SRAM caches to save the energy consumption. This paper then proposes a method for finding the best mix of SCM and SRAM, which minimizes the energy consumption of the hybrid cache under a cache area constraint. The simulation result shows the hybrid 2-level cache system optimized by our method reduces the energy consumption by 42% at the best case of an instruction memory subsystem without increasing the die area.