利用混合存储器结构最大化片上缓存的能源效率

Hongjie Xu, Jun Shiomi, T. Ishihara, H. Onodera
{"title":"利用混合存储器结构最大化片上缓存的能源效率","authors":"Hongjie Xu, Jun Shiomi, T. Ishihara, H. Onodera","doi":"10.1109/PATMOS.2018.8464141","DOIUrl":null,"url":null,"abstract":"Exploiting a good energy efficiency of standard-cell memory (SCM) and a good area efficiency of SRAM, a hybrid 2-level on-chip cache structure is first introduced as a replacement of normal SRAM caches to save the energy consumption. This paper then proposes a method for finding the best mix of SCM and SRAM, which minimizes the energy consumption of the hybrid cache under a cache area constraint. The simulation result shows the hybrid 2-level cache system optimized by our method reduces the energy consumption by 42% at the best case of an instruction memory subsystem without increasing the die area.","PeriodicalId":234100,"journal":{"name":"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Maximizing Energy Efficiency of on-Chip Caches Exploiting Hybrid Memory Structure\",\"authors\":\"Hongjie Xu, Jun Shiomi, T. Ishihara, H. Onodera\",\"doi\":\"10.1109/PATMOS.2018.8464141\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Exploiting a good energy efficiency of standard-cell memory (SCM) and a good area efficiency of SRAM, a hybrid 2-level on-chip cache structure is first introduced as a replacement of normal SRAM caches to save the energy consumption. This paper then proposes a method for finding the best mix of SCM and SRAM, which minimizes the energy consumption of the hybrid cache under a cache area constraint. The simulation result shows the hybrid 2-level cache system optimized by our method reduces the energy consumption by 42% at the best case of an instruction memory subsystem without increasing the die area.\",\"PeriodicalId\":234100,\"journal\":{\"name\":\"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PATMOS.2018.8464141\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PATMOS.2018.8464141","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

利用标准单元存储器(SCM)良好的能量效率和SRAM良好的面积效率,首次提出了一种混合的2级片上高速缓存结构,以取代普通的SRAM高速缓存,以节省能量消耗。在此基础上,提出了一种寻找SCM与SRAM最佳组合的方法,在一定的缓存面积约束下,使混合缓存的能量消耗最小。仿真结果表明,在不增加芯片面积的情况下,该方法优化的混合2级缓存系统在指令存储子系统的最佳情况下减少了42%的能耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Maximizing Energy Efficiency of on-Chip Caches Exploiting Hybrid Memory Structure
Exploiting a good energy efficiency of standard-cell memory (SCM) and a good area efficiency of SRAM, a hybrid 2-level on-chip cache structure is first introduced as a replacement of normal SRAM caches to save the energy consumption. This paper then proposes a method for finding the best mix of SCM and SRAM, which minimizes the energy consumption of the hybrid cache under a cache area constraint. The simulation result shows the hybrid 2-level cache system optimized by our method reduces the energy consumption by 42% at the best case of an instruction memory subsystem without increasing the die area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信